EFM32 Gecko Software Documentation
efm32g-doc-5.1.2
|
CMSIS Cortex-M3 Peripheral Access Layer Header File for EFM EFM32G890F128.
Copyright 2017 Silicon Laboratories, Inc. http://www.silabs.com
Permission is granted to anyone to use this software for any purpose, including commercial applications, and to alter it and redistribute it freely, subject to the following restrictions:
DISCLAIMER OF WARRANTY/LIMITATION OF REMEDIES: Silicon Laboratories, Inc. has no obligation to support this Software. Silicon Laboratories, Inc. is providing the Software "AS IS", with no express or implied warranties of any kind, including, but not limited to, any implied warranties of merchantability or fitness for any particular purpose or warranties against infringement of any proprietary rights of a third party.
Silicon Laboratories, Inc. will not be liable for any consequential, incidental, or special damages, or any other relief, or for any claim by any third party, arising from your use of this Software.
Definition in file efm32g890f128.h.
#include "core_cm3.h"
#include "system_efm32g.h"
#include "efm32g_aes.h"
#include "efm32g_dma_ch.h"
#include "efm32g_dma.h"
#include "efm32g_msc.h"
#include "efm32g_emu.h"
#include "efm32g_rmu.h"
#include "efm32g_cmu.h"
#include "efm32g_ebi.h"
#include "efm32g_timer_cc.h"
#include "efm32g_timer.h"
#include "efm32g_usart.h"
#include "efm32g_leuart.h"
#include "efm32g_rtc.h"
#include "efm32g_letimer.h"
#include "efm32g_pcnt.h"
#include "efm32g_acmp.h"
#include "efm32g_prs_ch.h"
#include "efm32g_prs.h"
#include "efm32g_dac.h"
#include "efm32g_gpio_p.h"
#include "efm32g_gpio.h"
#include "efm32g_vcmp.h"
#include "efm32g_adc.h"
#include "efm32g_i2c.h"
#include "efm32g_lcd.h"
#include "efm32g_wdog.h"
#include "efm32g_dma_descriptor.h"
#include "efm32g_devinfo.h"
#include "efm32g_romtable.h"
#include "efm32g_calibrate.h"
#include "efm32g_prs_signals.h"
#include "efm32g_dmareq.h"
#include "efm32g_dmactrl.h"
#include "efm32g_uart.h"
#include "efm32g_af_ports.h"
#include "efm32g_af_pins.h"
Go to the source code of this file.
Macros | |
#define | __CM3_REV 0x200 |
#define | __MPU_PRESENT 1 |
#define | __NVIC_PRIO_BITS 3 |
#define | __Vendor_SysTickConfig 0 |
#define | __VTOR_PRESENT 1 |
#define | _EFM32_GECKO_FAMILY 1 |
#define | _EFM_DEVICE |
#define | _SILICON_LABS_32B_PLATFORM 1 |
#define | _SILICON_LABS_32B_PLATFORM_1 |
#define | _SILICON_LABS_32B_SERIES 0 |
#define | _SILICON_LABS_32B_SERIES_0 |
#define | _SILICON_LABS_GECKO_INTERNAL_SDID 71 /** Silicon Labs internal use only, may change any time */ |
#define | _SILICON_LABS_GECKO_INTERNAL_SDID_71 /** Silicon Labs internal use only, may change any time */ |
#define | ACMP0 ((ACMP_TypeDef *) ACMP0_BASE) |
#define | ACMP0_BASE (0x40001000UL) |
#define | ACMP1 ((ACMP_TypeDef *) ACMP1_BASE) |
#define | ACMP1_BASE (0x40001400UL) |
#define | ACMP_COUNT 2 |
#define | ACMP_PRESENT |
#define | ADC0 ((ADC_TypeDef *) ADC0_BASE) |
#define | ADC0_BASE (0x40002000UL) |
#define | ADC_COUNT 1 |
#define | ADC_PRESENT |
#define | AES ((AES_TypeDef *) AES_BASE) |
#define | AES_BASE (0x400E0000UL) |
#define | AES_COUNT 1 |
#define | AES_MEM_BASE ((uint32_t) 0x400E0000UL) |
#define | AES_MEM_BITS ((uint32_t) 0x10UL) |
#define | AES_MEM_END ((uint32_t) 0x400E03FFUL) |
#define | AES_MEM_SIZE ((uint32_t) 0x400UL) |
#define | AES_PRESENT |
#define | AFACHAN_MAX 37 |
#define | AFCHAN_MAX 79 |
#define | AFCHANLOC_MAX 4 |
#define | ANALOG_COUNT 1 |
#define | ANALOG_PRESENT |
#define | BITBAND_PER_BASE ((uint32_t) 0x42000000UL) |
#define | BITBAND_RAM_BASE ((uint32_t) 0x22000000UL) |
#define | BOOTLOADER_COUNT 1 |
#define | BOOTLOADER_PRESENT |
#define | CALIBRATE ((CALIBRATE_TypeDef *) CALIBRATE_BASE) |
#define | CALIBRATE_BASE (0x0FE08000UL) |
#define | CMU ((CMU_TypeDef *) CMU_BASE) |
#define | CMU_BASE (0x400C8000UL) |
#define | CMU_COUNT 1 |
#define | CMU_PRESENT |
#define | CMU_UNLOCK_CODE 0x580E |
#define | DAC0 ((DAC_TypeDef *) DAC0_BASE) |
#define | DAC0_BASE (0x40004000UL) |
#define | DAC_COUNT 1 |
#define | DAC_PRESENT |
#define | DBG_COUNT 1 |
#define | DBG_PRESENT |
#define | DEVINFO ((DEVINFO_TypeDef *) DEVINFO_BASE) |
#define | DEVINFO_BASE (0x0FE081B0UL) |
#define | DMA ((DMA_TypeDef *) DMA_BASE) |
#define | DMA_BASE (0x400C2000UL) |
#define | DMA_CHAN_COUNT 8 |
#define | DMA_COUNT 1 |
#define | DMA_PRESENT |
#define | EBI ((EBI_TypeDef *) EBI_BASE) |
#define | EBI_BASE (0x40008000UL) |
#define | EBI_COUNT 1 |
#define | EBI_MEM_BASE ((uint32_t) 0x80000000UL) |
#define | EBI_MEM_BITS ((uint32_t) 0x28UL) |
#define | EBI_MEM_END ((uint32_t) 0x8FFFFFFFUL) |
#define | EBI_MEM_SIZE ((uint32_t) 0x10000000UL) |
#define | EBI_PRESENT |
#define | EMU ((EMU_TypeDef *) EMU_BASE) |
#define | EMU_BASE (0x400C6000UL) |
#define | EMU_COUNT 1 |
#define | EMU_PRESENT |
#define | EMU_UNLOCK_CODE 0xADE8 |
#define | EXT_IRQ_COUNT 31 |
#define | FLASH_BASE (0x00000000UL) |
#define | FLASH_MEM_BASE ((uint32_t) 0x0UL) |
#define | FLASH_MEM_BITS ((uint32_t) 0x28UL) |
#define | FLASH_MEM_END ((uint32_t) 0xFFFFFFFUL) |
#define | FLASH_MEM_SIZE ((uint32_t) 0x10000000UL) |
#define | FLASH_PAGE_SIZE 512 |
#define | FLASH_SIZE (0x00020000UL) |
#define | GPIO ((GPIO_TypeDef *) GPIO_BASE) |
#define | GPIO_BASE (0x40006000UL) |
#define | GPIO_COUNT 1 |
#define | GPIO_PRESENT |
#define | GPIO_UNLOCK_CODE 0xA534 |
#define | HFXTAL_COUNT 1 |
#define | HFXTAL_PRESENT |
#define | I2C0 ((I2C_TypeDef *) I2C0_BASE) |
#define | I2C0_BASE (0x4000A000UL) |
#define | I2C_COUNT 1 |
#define | I2C_PRESENT |
#define | LCD ((LCD_TypeDef *) LCD_BASE) |
#define | LCD_BASE (0x4008A000UL) |
#define | LCD_COUNT 1 |
#define | LCD_PRESENT |
#define | LE_COUNT 1 |
#define | LE_PRESENT |
#define | LETIMER0 ((LETIMER_TypeDef *) LETIMER0_BASE) |
#define | LETIMER0_BASE (0x40082000UL) |
#define | LETIMER_COUNT 1 |
#define | LETIMER_PRESENT |
#define | LEUART0 ((LEUART_TypeDef *) LEUART0_BASE) |
#define | LEUART0_BASE (0x40084000UL) |
#define | LEUART1 ((LEUART_TypeDef *) LEUART1_BASE) |
#define | LEUART1_BASE (0x40084400UL) |
#define | LEUART_COUNT 2 |
#define | LEUART_PRESENT |
#define | LFXTAL_COUNT 1 |
#define | LFXTAL_PRESENT |
#define | LOCKBITS_BASE (0x0FE04000UL) |
#define | MSC ((MSC_TypeDef *) MSC_BASE) |
#define | MSC_BASE (0x400C0000UL) |
#define | MSC_COUNT 1 |
#define | MSC_PRESENT |
#define | MSC_UNLOCK_CODE 0x1B71 |
#define | PART_NUMBER "EFM32G890F128" |
#define | PCNT0 ((PCNT_TypeDef *) PCNT0_BASE) |
#define | PCNT0_BASE (0x40086000UL) |
#define | PCNT1 ((PCNT_TypeDef *) PCNT1_BASE) |
#define | PCNT1_BASE (0x40086400UL) |
#define | PCNT2 ((PCNT_TypeDef *) PCNT2_BASE) |
#define | PCNT2_BASE (0x40086800UL) |
#define | PCNT_COUNT 3 |
#define | PCNT_PRESENT |
#define | PER_MEM_BASE ((uint32_t) 0x40000000UL) |
#define | PER_MEM_BITS ((uint32_t) 0x20UL) |
#define | PER_MEM_END ((uint32_t) 0x400DFFFFUL) |
#define | PER_MEM_SIZE ((uint32_t) 0xE0000UL) |
#define | PRS ((PRS_TypeDef *) PRS_BASE) |
#define | PRS_BASE (0x400CC000UL) |
#define | PRS_CHAN_COUNT 8 |
#define | PRS_COUNT 1 |
#define | PRS_PRESENT |
#define | RAM_CODE_MEM_BASE ((uint32_t) 0x10000000UL) |
#define | RAM_CODE_MEM_BITS ((uint32_t) 0x14UL) |
#define | RAM_CODE_MEM_END ((uint32_t) 0x10003FFFUL) |
#define | RAM_CODE_MEM_SIZE ((uint32_t) 0x4000UL) |
#define | RAM_MEM_BASE ((uint32_t) 0x20000000UL) |
#define | RAM_MEM_BITS ((uint32_t) 0x15UL) |
#define | RAM_MEM_END ((uint32_t) 0x20007FFFUL) |
#define | RAM_MEM_SIZE ((uint32_t) 0x8000UL) |
#define | RMU ((RMU_TypeDef *) RMU_BASE) |
#define | RMU_BASE (0x400CA000UL) |
#define | RMU_COUNT 1 |
#define | RMU_PRESENT |
#define | ROMTABLE ((ROMTABLE_TypeDef *) ROMTABLE_BASE) |
#define | ROMTABLE_BASE (0xE00FFFD0UL) |
#define | RTC ((RTC_TypeDef *) RTC_BASE) |
#define | RTC_BASE (0x40080000UL) |
#define | RTC_COUNT 1 |
#define | RTC_PRESENT |
#define | SET_BIT_FIELD(REG, MASK, VALUE, OFFSET) REG = ((REG) &~(MASK)) | (((VALUE) << (OFFSET)) & (MASK)); |
Set the value of a bit field within a register. More... | |
#define | SRAM_BASE (0x20000000UL) |
#define | SRAM_SIZE (0x00004000UL) |
#define | TIMER0 ((TIMER_TypeDef *) TIMER0_BASE) |
#define | TIMER0_BASE (0x40010000UL) |
#define | TIMER1 ((TIMER_TypeDef *) TIMER1_BASE) |
#define | TIMER1_BASE (0x40010400UL) |
#define | TIMER2 ((TIMER_TypeDef *) TIMER2_BASE) |
#define | TIMER2_BASE (0x40010800UL) |
#define | TIMER_COUNT 3 |
#define | TIMER_PRESENT |
#define | TIMER_UNLOCK_CODE 0xCE80 |
#define | UART0 ((USART_TypeDef *) UART0_BASE) |
#define | UART0_BASE (0x4000E000UL) |
#define | UART_COUNT 1 |
#define | UART_PRESENT |
#define | USART0 ((USART_TypeDef *) USART0_BASE) |
#define | USART0_BASE (0x4000C000UL) |
#define | USART1 ((USART_TypeDef *) USART1_BASE) |
#define | USART1_BASE (0x4000C400UL) |
#define | USART2 ((USART_TypeDef *) USART2_BASE) |
#define | USART2_BASE (0x4000C800UL) |
#define | USART_COUNT 3 |
#define | USART_PRESENT |
#define | USERDATA_BASE (0x0FE00000UL) |
#define | VCMP ((VCMP_TypeDef *) VCMP_BASE) |
#define | VCMP_BASE (0x40000000UL) |
#define | VCMP_COUNT 1 |
#define | VCMP_PRESENT |
#define | WDOG ((WDOG_TypeDef *) WDOG_BASE) |
#define | WDOG_BASE (0x40088000UL) |
#define | WDOG_COUNT 1 |
#define | WDOG_PRESENT |
Typedefs | |
typedef enum IRQn | IRQn_Type |
Enumerations | |
enum | IRQn { NonMaskableInt_IRQn = -14, HardFault_IRQn = -13, MemoryManagement_IRQn = -12, BusFault_IRQn = -11, UsageFault_IRQn = -10, SVCall_IRQn = -5, DebugMonitor_IRQn = -4, PendSV_IRQn = -2, SysTick_IRQn = -1, DMA_IRQn = 0, GPIO_EVEN_IRQn = 1, TIMER0_IRQn = 2, USART0_RX_IRQn = 3, USART0_TX_IRQn = 4, ACMP0_IRQn = 5, ADC0_IRQn = 6, DAC0_IRQn = 7, I2C0_IRQn = 8, GPIO_ODD_IRQn = 9, TIMER1_IRQn = 10, TIMER2_IRQn = 11, USART1_RX_IRQn = 12, USART1_TX_IRQn = 13, USART2_RX_IRQn = 14, USART2_TX_IRQn = 15, UART0_RX_IRQn = 16, UART0_TX_IRQn = 17, LEUART0_IRQn = 18, LEUART1_IRQn = 19, LETIMER0_IRQn = 20, PCNT0_IRQn = 21, PCNT1_IRQn = 22, PCNT2_IRQn = 23, RTC_IRQn = 24, CMU_IRQn = 25, VCMP_IRQn = 26, LCD_IRQn = 27, MSC_IRQn = 28, AES_IRQn = 29 } |