EFM32 Gecko Software Documentation  efm32g-doc-5.1.2
efm32g_dma.h
Go to the documentation of this file.
1 /**************************************************************************/
32 /**************************************************************************/
36 /**************************************************************************/
41 typedef struct
42 {
43  __IM uint32_t STATUS;
44  __OM uint32_t CONFIG;
45  __IOM uint32_t CTRLBASE;
46  __IM uint32_t ALTCTRLBASE;
47  __IM uint32_t CHWAITSTATUS;
48  __OM uint32_t CHSWREQ;
49  __IOM uint32_t CHUSEBURSTS;
50  __OM uint32_t CHUSEBURSTC;
51  __IOM uint32_t CHREQMASKS;
52  __OM uint32_t CHREQMASKC;
53  __IOM uint32_t CHENS;
54  __OM uint32_t CHENC;
55  __IOM uint32_t CHALTS;
56  __OM uint32_t CHALTC;
57  __IOM uint32_t CHPRIS;
58  __OM uint32_t CHPRIC;
59  uint32_t RESERVED0[3];
60  __IOM uint32_t ERRORC;
61  uint32_t RESERVED1[880];
62  __IM uint32_t CHREQSTATUS;
63  uint32_t RESERVED2[1];
64  __IM uint32_t CHSREQSTATUS;
66  uint32_t RESERVED3[121];
67  __IM uint32_t IF;
68  __IOM uint32_t IFS;
69  __IOM uint32_t IFC;
70  __IOM uint32_t IEN;
72  uint32_t RESERVED4[60];
75 } DMA_TypeDef;
77 /**************************************************************************/
82 /* Bit fields for DMA STATUS */
83 #define _DMA_STATUS_RESETVALUE 0x10070000UL
84 #define _DMA_STATUS_MASK 0x001F00F1UL
85 #define DMA_STATUS_EN (0x1UL << 0)
86 #define _DMA_STATUS_EN_SHIFT 0
87 #define _DMA_STATUS_EN_MASK 0x1UL
88 #define _DMA_STATUS_EN_DEFAULT 0x00000000UL
89 #define DMA_STATUS_EN_DEFAULT (_DMA_STATUS_EN_DEFAULT << 0)
90 #define _DMA_STATUS_STATE_SHIFT 4
91 #define _DMA_STATUS_STATE_MASK 0xF0UL
92 #define _DMA_STATUS_STATE_DEFAULT 0x00000000UL
93 #define _DMA_STATUS_STATE_IDLE 0x00000000UL
94 #define _DMA_STATUS_STATE_RDCHCTRLDATA 0x00000001UL
95 #define _DMA_STATUS_STATE_RDSRCENDPTR 0x00000002UL
96 #define _DMA_STATUS_STATE_RDDSTENDPTR 0x00000003UL
97 #define _DMA_STATUS_STATE_RDSRCDATA 0x00000004UL
98 #define _DMA_STATUS_STATE_WRDSTDATA 0x00000005UL
99 #define _DMA_STATUS_STATE_WAITREQCLR 0x00000006UL
100 #define _DMA_STATUS_STATE_WRCHCTRLDATA 0x00000007UL
101 #define _DMA_STATUS_STATE_STALLED 0x00000008UL
102 #define _DMA_STATUS_STATE_DONE 0x00000009UL
103 #define _DMA_STATUS_STATE_PERSCATTRANS 0x0000000AUL
104 #define DMA_STATUS_STATE_DEFAULT (_DMA_STATUS_STATE_DEFAULT << 4)
105 #define DMA_STATUS_STATE_IDLE (_DMA_STATUS_STATE_IDLE << 4)
106 #define DMA_STATUS_STATE_RDCHCTRLDATA (_DMA_STATUS_STATE_RDCHCTRLDATA << 4)
107 #define DMA_STATUS_STATE_RDSRCENDPTR (_DMA_STATUS_STATE_RDSRCENDPTR << 4)
108 #define DMA_STATUS_STATE_RDDSTENDPTR (_DMA_STATUS_STATE_RDDSTENDPTR << 4)
109 #define DMA_STATUS_STATE_RDSRCDATA (_DMA_STATUS_STATE_RDSRCDATA << 4)
110 #define DMA_STATUS_STATE_WRDSTDATA (_DMA_STATUS_STATE_WRDSTDATA << 4)
111 #define DMA_STATUS_STATE_WAITREQCLR (_DMA_STATUS_STATE_WAITREQCLR << 4)
112 #define DMA_STATUS_STATE_WRCHCTRLDATA (_DMA_STATUS_STATE_WRCHCTRLDATA << 4)
113 #define DMA_STATUS_STATE_STALLED (_DMA_STATUS_STATE_STALLED << 4)
114 #define DMA_STATUS_STATE_DONE (_DMA_STATUS_STATE_DONE << 4)
115 #define DMA_STATUS_STATE_PERSCATTRANS (_DMA_STATUS_STATE_PERSCATTRANS << 4)
116 #define _DMA_STATUS_CHNUM_SHIFT 16
117 #define _DMA_STATUS_CHNUM_MASK 0x1F0000UL
118 #define _DMA_STATUS_CHNUM_DEFAULT 0x00000007UL
119 #define DMA_STATUS_CHNUM_DEFAULT (_DMA_STATUS_CHNUM_DEFAULT << 16)
121 /* Bit fields for DMA CONFIG */
122 #define _DMA_CONFIG_RESETVALUE 0x00000000UL
123 #define _DMA_CONFIG_MASK 0x00000021UL
124 #define DMA_CONFIG_EN (0x1UL << 0)
125 #define _DMA_CONFIG_EN_SHIFT 0
126 #define _DMA_CONFIG_EN_MASK 0x1UL
127 #define _DMA_CONFIG_EN_DEFAULT 0x00000000UL
128 #define DMA_CONFIG_EN_DEFAULT (_DMA_CONFIG_EN_DEFAULT << 0)
129 #define DMA_CONFIG_CHPROT (0x1UL << 5)
130 #define _DMA_CONFIG_CHPROT_SHIFT 5
131 #define _DMA_CONFIG_CHPROT_MASK 0x20UL
132 #define _DMA_CONFIG_CHPROT_DEFAULT 0x00000000UL
133 #define DMA_CONFIG_CHPROT_DEFAULT (_DMA_CONFIG_CHPROT_DEFAULT << 5)
135 /* Bit fields for DMA CTRLBASE */
136 #define _DMA_CTRLBASE_RESETVALUE 0x00000000UL
137 #define _DMA_CTRLBASE_MASK 0xFFFFFFFFUL
138 #define _DMA_CTRLBASE_CTRLBASE_SHIFT 0
139 #define _DMA_CTRLBASE_CTRLBASE_MASK 0xFFFFFFFFUL
140 #define _DMA_CTRLBASE_CTRLBASE_DEFAULT 0x00000000UL
141 #define DMA_CTRLBASE_CTRLBASE_DEFAULT (_DMA_CTRLBASE_CTRLBASE_DEFAULT << 0)
143 /* Bit fields for DMA ALTCTRLBASE */
144 #define _DMA_ALTCTRLBASE_RESETVALUE 0x00000080UL
145 #define _DMA_ALTCTRLBASE_MASK 0xFFFFFFFFUL
146 #define _DMA_ALTCTRLBASE_ALTCTRLBASE_SHIFT 0
147 #define _DMA_ALTCTRLBASE_ALTCTRLBASE_MASK 0xFFFFFFFFUL
148 #define _DMA_ALTCTRLBASE_ALTCTRLBASE_DEFAULT 0x00000080UL
149 #define DMA_ALTCTRLBASE_ALTCTRLBASE_DEFAULT (_DMA_ALTCTRLBASE_ALTCTRLBASE_DEFAULT << 0)
151 /* Bit fields for DMA CHWAITSTATUS */
152 #define _DMA_CHWAITSTATUS_RESETVALUE 0x000000FFUL
153 #define _DMA_CHWAITSTATUS_MASK 0x000000FFUL
154 #define DMA_CHWAITSTATUS_CH0WAITSTATUS (0x1UL << 0)
155 #define _DMA_CHWAITSTATUS_CH0WAITSTATUS_SHIFT 0
156 #define _DMA_CHWAITSTATUS_CH0WAITSTATUS_MASK 0x1UL
157 #define _DMA_CHWAITSTATUS_CH0WAITSTATUS_DEFAULT 0x00000001UL
158 #define DMA_CHWAITSTATUS_CH0WAITSTATUS_DEFAULT (_DMA_CHWAITSTATUS_CH0WAITSTATUS_DEFAULT << 0)
159 #define DMA_CHWAITSTATUS_CH1WAITSTATUS (0x1UL << 1)
160 #define _DMA_CHWAITSTATUS_CH1WAITSTATUS_SHIFT 1
161 #define _DMA_CHWAITSTATUS_CH1WAITSTATUS_MASK 0x2UL
162 #define _DMA_CHWAITSTATUS_CH1WAITSTATUS_DEFAULT 0x00000001UL
163 #define DMA_CHWAITSTATUS_CH1WAITSTATUS_DEFAULT (_DMA_CHWAITSTATUS_CH1WAITSTATUS_DEFAULT << 1)
164 #define DMA_CHWAITSTATUS_CH2WAITSTATUS (0x1UL << 2)
165 #define _DMA_CHWAITSTATUS_CH2WAITSTATUS_SHIFT 2
166 #define _DMA_CHWAITSTATUS_CH2WAITSTATUS_MASK 0x4UL
167 #define _DMA_CHWAITSTATUS_CH2WAITSTATUS_DEFAULT 0x00000001UL
168 #define DMA_CHWAITSTATUS_CH2WAITSTATUS_DEFAULT (_DMA_CHWAITSTATUS_CH2WAITSTATUS_DEFAULT << 2)
169 #define DMA_CHWAITSTATUS_CH3WAITSTATUS (0x1UL << 3)
170 #define _DMA_CHWAITSTATUS_CH3WAITSTATUS_SHIFT 3
171 #define _DMA_CHWAITSTATUS_CH3WAITSTATUS_MASK 0x8UL
172 #define _DMA_CHWAITSTATUS_CH3WAITSTATUS_DEFAULT 0x00000001UL
173 #define DMA_CHWAITSTATUS_CH3WAITSTATUS_DEFAULT (_DMA_CHWAITSTATUS_CH3WAITSTATUS_DEFAULT << 3)
174 #define DMA_CHWAITSTATUS_CH4WAITSTATUS (0x1UL << 4)
175 #define _DMA_CHWAITSTATUS_CH4WAITSTATUS_SHIFT 4
176 #define _DMA_CHWAITSTATUS_CH4WAITSTATUS_MASK 0x10UL
177 #define _DMA_CHWAITSTATUS_CH4WAITSTATUS_DEFAULT 0x00000001UL
178 #define DMA_CHWAITSTATUS_CH4WAITSTATUS_DEFAULT (_DMA_CHWAITSTATUS_CH4WAITSTATUS_DEFAULT << 4)
179 #define DMA_CHWAITSTATUS_CH5WAITSTATUS (0x1UL << 5)
180 #define _DMA_CHWAITSTATUS_CH5WAITSTATUS_SHIFT 5
181 #define _DMA_CHWAITSTATUS_CH5WAITSTATUS_MASK 0x20UL
182 #define _DMA_CHWAITSTATUS_CH5WAITSTATUS_DEFAULT 0x00000001UL
183 #define DMA_CHWAITSTATUS_CH5WAITSTATUS_DEFAULT (_DMA_CHWAITSTATUS_CH5WAITSTATUS_DEFAULT << 5)
184 #define DMA_CHWAITSTATUS_CH6WAITSTATUS (0x1UL << 6)
185 #define _DMA_CHWAITSTATUS_CH6WAITSTATUS_SHIFT 6
186 #define _DMA_CHWAITSTATUS_CH6WAITSTATUS_MASK 0x40UL
187 #define _DMA_CHWAITSTATUS_CH6WAITSTATUS_DEFAULT 0x00000001UL
188 #define DMA_CHWAITSTATUS_CH6WAITSTATUS_DEFAULT (_DMA_CHWAITSTATUS_CH6WAITSTATUS_DEFAULT << 6)
189 #define DMA_CHWAITSTATUS_CH7WAITSTATUS (0x1UL << 7)
190 #define _DMA_CHWAITSTATUS_CH7WAITSTATUS_SHIFT 7
191 #define _DMA_CHWAITSTATUS_CH7WAITSTATUS_MASK 0x80UL
192 #define _DMA_CHWAITSTATUS_CH7WAITSTATUS_DEFAULT 0x00000001UL
193 #define DMA_CHWAITSTATUS_CH7WAITSTATUS_DEFAULT (_DMA_CHWAITSTATUS_CH7WAITSTATUS_DEFAULT << 7)
195 /* Bit fields for DMA CHSWREQ */
196 #define _DMA_CHSWREQ_RESETVALUE 0x00000000UL
197 #define _DMA_CHSWREQ_MASK 0x000000FFUL
198 #define DMA_CHSWREQ_CH0SWREQ (0x1UL << 0)
199 #define _DMA_CHSWREQ_CH0SWREQ_SHIFT 0
200 #define _DMA_CHSWREQ_CH0SWREQ_MASK 0x1UL
201 #define _DMA_CHSWREQ_CH0SWREQ_DEFAULT 0x00000000UL
202 #define DMA_CHSWREQ_CH0SWREQ_DEFAULT (_DMA_CHSWREQ_CH0SWREQ_DEFAULT << 0)
203 #define DMA_CHSWREQ_CH1SWREQ (0x1UL << 1)
204 #define _DMA_CHSWREQ_CH1SWREQ_SHIFT 1
205 #define _DMA_CHSWREQ_CH1SWREQ_MASK 0x2UL
206 #define _DMA_CHSWREQ_CH1SWREQ_DEFAULT 0x00000000UL
207 #define DMA_CHSWREQ_CH1SWREQ_DEFAULT (_DMA_CHSWREQ_CH1SWREQ_DEFAULT << 1)
208 #define DMA_CHSWREQ_CH2SWREQ (0x1UL << 2)
209 #define _DMA_CHSWREQ_CH2SWREQ_SHIFT 2
210 #define _DMA_CHSWREQ_CH2SWREQ_MASK 0x4UL
211 #define _DMA_CHSWREQ_CH2SWREQ_DEFAULT 0x00000000UL
212 #define DMA_CHSWREQ_CH2SWREQ_DEFAULT (_DMA_CHSWREQ_CH2SWREQ_DEFAULT << 2)
213 #define DMA_CHSWREQ_CH3SWREQ (0x1UL << 3)
214 #define _DMA_CHSWREQ_CH3SWREQ_SHIFT 3
215 #define _DMA_CHSWREQ_CH3SWREQ_MASK 0x8UL
216 #define _DMA_CHSWREQ_CH3SWREQ_DEFAULT 0x00000000UL
217 #define DMA_CHSWREQ_CH3SWREQ_DEFAULT (_DMA_CHSWREQ_CH3SWREQ_DEFAULT << 3)
218 #define DMA_CHSWREQ_CH4SWREQ (0x1UL << 4)
219 #define _DMA_CHSWREQ_CH4SWREQ_SHIFT 4
220 #define _DMA_CHSWREQ_CH4SWREQ_MASK 0x10UL
221 #define _DMA_CHSWREQ_CH4SWREQ_DEFAULT 0x00000000UL
222 #define DMA_CHSWREQ_CH4SWREQ_DEFAULT (_DMA_CHSWREQ_CH4SWREQ_DEFAULT << 4)
223 #define DMA_CHSWREQ_CH5SWREQ (0x1UL << 5)
224 #define _DMA_CHSWREQ_CH5SWREQ_SHIFT 5
225 #define _DMA_CHSWREQ_CH5SWREQ_MASK 0x20UL
226 #define _DMA_CHSWREQ_CH5SWREQ_DEFAULT 0x00000000UL
227 #define DMA_CHSWREQ_CH5SWREQ_DEFAULT (_DMA_CHSWREQ_CH5SWREQ_DEFAULT << 5)
228 #define DMA_CHSWREQ_CH6SWREQ (0x1UL << 6)
229 #define _DMA_CHSWREQ_CH6SWREQ_SHIFT 6
230 #define _DMA_CHSWREQ_CH6SWREQ_MASK 0x40UL
231 #define _DMA_CHSWREQ_CH6SWREQ_DEFAULT 0x00000000UL
232 #define DMA_CHSWREQ_CH6SWREQ_DEFAULT (_DMA_CHSWREQ_CH6SWREQ_DEFAULT << 6)
233 #define DMA_CHSWREQ_CH7SWREQ (0x1UL << 7)
234 #define _DMA_CHSWREQ_CH7SWREQ_SHIFT 7
235 #define _DMA_CHSWREQ_CH7SWREQ_MASK 0x80UL
236 #define _DMA_CHSWREQ_CH7SWREQ_DEFAULT 0x00000000UL
237 #define DMA_CHSWREQ_CH7SWREQ_DEFAULT (_DMA_CHSWREQ_CH7SWREQ_DEFAULT << 7)
239 /* Bit fields for DMA CHUSEBURSTS */
240 #define _DMA_CHUSEBURSTS_RESETVALUE 0x00000000UL
241 #define _DMA_CHUSEBURSTS_MASK 0x000000FFUL
242 #define DMA_CHUSEBURSTS_CH0USEBURSTS (0x1UL << 0)
243 #define _DMA_CHUSEBURSTS_CH0USEBURSTS_SHIFT 0
244 #define _DMA_CHUSEBURSTS_CH0USEBURSTS_MASK 0x1UL
245 #define _DMA_CHUSEBURSTS_CH0USEBURSTS_DEFAULT 0x00000000UL
246 #define _DMA_CHUSEBURSTS_CH0USEBURSTS_SINGLEANDBURST 0x00000000UL
247 #define _DMA_CHUSEBURSTS_CH0USEBURSTS_BURSTONLY 0x00000001UL
248 #define DMA_CHUSEBURSTS_CH0USEBURSTS_DEFAULT (_DMA_CHUSEBURSTS_CH0USEBURSTS_DEFAULT << 0)
249 #define DMA_CHUSEBURSTS_CH0USEBURSTS_SINGLEANDBURST (_DMA_CHUSEBURSTS_CH0USEBURSTS_SINGLEANDBURST << 0)
250 #define DMA_CHUSEBURSTS_CH0USEBURSTS_BURSTONLY (_DMA_CHUSEBURSTS_CH0USEBURSTS_BURSTONLY << 0)
251 #define DMA_CHUSEBURSTS_CH1USEBURSTS (0x1UL << 1)
252 #define _DMA_CHUSEBURSTS_CH1USEBURSTS_SHIFT 1
253 #define _DMA_CHUSEBURSTS_CH1USEBURSTS_MASK 0x2UL
254 #define _DMA_CHUSEBURSTS_CH1USEBURSTS_DEFAULT 0x00000000UL
255 #define DMA_CHUSEBURSTS_CH1USEBURSTS_DEFAULT (_DMA_CHUSEBURSTS_CH1USEBURSTS_DEFAULT << 1)
256 #define DMA_CHUSEBURSTS_CH2USEBURSTS (0x1UL << 2)
257 #define _DMA_CHUSEBURSTS_CH2USEBURSTS_SHIFT 2
258 #define _DMA_CHUSEBURSTS_CH2USEBURSTS_MASK 0x4UL
259 #define _DMA_CHUSEBURSTS_CH2USEBURSTS_DEFAULT 0x00000000UL
260 #define DMA_CHUSEBURSTS_CH2USEBURSTS_DEFAULT (_DMA_CHUSEBURSTS_CH2USEBURSTS_DEFAULT << 2)
261 #define DMA_CHUSEBURSTS_CH3USEBURSTS (0x1UL << 3)
262 #define _DMA_CHUSEBURSTS_CH3USEBURSTS_SHIFT 3
263 #define _DMA_CHUSEBURSTS_CH3USEBURSTS_MASK 0x8UL
264 #define _DMA_CHUSEBURSTS_CH3USEBURSTS_DEFAULT 0x00000000UL
265 #define DMA_CHUSEBURSTS_CH3USEBURSTS_DEFAULT (_DMA_CHUSEBURSTS_CH3USEBURSTS_DEFAULT << 3)
266 #define DMA_CHUSEBURSTS_CH4USEBURSTS (0x1UL << 4)
267 #define _DMA_CHUSEBURSTS_CH4USEBURSTS_SHIFT 4
268 #define _DMA_CHUSEBURSTS_CH4USEBURSTS_MASK 0x10UL
269 #define _DMA_CHUSEBURSTS_CH4USEBURSTS_DEFAULT 0x00000000UL
270 #define DMA_CHUSEBURSTS_CH4USEBURSTS_DEFAULT (_DMA_CHUSEBURSTS_CH4USEBURSTS_DEFAULT << 4)
271 #define DMA_CHUSEBURSTS_CH5USEBURSTS (0x1UL << 5)
272 #define _DMA_CHUSEBURSTS_CH5USEBURSTS_SHIFT 5
273 #define _DMA_CHUSEBURSTS_CH5USEBURSTS_MASK 0x20UL
274 #define _DMA_CHUSEBURSTS_CH5USEBURSTS_DEFAULT 0x00000000UL
275 #define DMA_CHUSEBURSTS_CH5USEBURSTS_DEFAULT (_DMA_CHUSEBURSTS_CH5USEBURSTS_DEFAULT << 5)
276 #define DMA_CHUSEBURSTS_CH6USEBURSTS (0x1UL << 6)
277 #define _DMA_CHUSEBURSTS_CH6USEBURSTS_SHIFT 6
278 #define _DMA_CHUSEBURSTS_CH6USEBURSTS_MASK 0x40UL
279 #define _DMA_CHUSEBURSTS_CH6USEBURSTS_DEFAULT 0x00000000UL
280 #define DMA_CHUSEBURSTS_CH6USEBURSTS_DEFAULT (_DMA_CHUSEBURSTS_CH6USEBURSTS_DEFAULT << 6)
281 #define DMA_CHUSEBURSTS_CH7USEBURSTS (0x1UL << 7)
282 #define _DMA_CHUSEBURSTS_CH7USEBURSTS_SHIFT 7
283 #define _DMA_CHUSEBURSTS_CH7USEBURSTS_MASK 0x80UL
284 #define _DMA_CHUSEBURSTS_CH7USEBURSTS_DEFAULT 0x00000000UL
285 #define DMA_CHUSEBURSTS_CH7USEBURSTS_DEFAULT (_DMA_CHUSEBURSTS_CH7USEBURSTS_DEFAULT << 7)
287 /* Bit fields for DMA CHUSEBURSTC */
288 #define _DMA_CHUSEBURSTC_RESETVALUE 0x00000000UL
289 #define _DMA_CHUSEBURSTC_MASK 0x000000FFUL
290 #define DMA_CHUSEBURSTC_CH0USEBURSTC (0x1UL << 0)
291 #define _DMA_CHUSEBURSTC_CH0USEBURSTC_SHIFT 0
292 #define _DMA_CHUSEBURSTC_CH0USEBURSTC_MASK 0x1UL
293 #define _DMA_CHUSEBURSTC_CH0USEBURSTC_DEFAULT 0x00000000UL
294 #define DMA_CHUSEBURSTC_CH0USEBURSTC_DEFAULT (_DMA_CHUSEBURSTC_CH0USEBURSTC_DEFAULT << 0)
295 #define DMA_CHUSEBURSTC_CH1USEBURSTC (0x1UL << 1)
296 #define _DMA_CHUSEBURSTC_CH1USEBURSTC_SHIFT 1
297 #define _DMA_CHUSEBURSTC_CH1USEBURSTC_MASK 0x2UL
298 #define _DMA_CHUSEBURSTC_CH1USEBURSTC_DEFAULT 0x00000000UL
299 #define DMA_CHUSEBURSTC_CH1USEBURSTC_DEFAULT (_DMA_CHUSEBURSTC_CH1USEBURSTC_DEFAULT << 1)
300 #define DMA_CHUSEBURSTC_CH2USEBURSTC (0x1UL << 2)
301 #define _DMA_CHUSEBURSTC_CH2USEBURSTC_SHIFT 2
302 #define _DMA_CHUSEBURSTC_CH2USEBURSTC_MASK 0x4UL
303 #define _DMA_CHUSEBURSTC_CH2USEBURSTC_DEFAULT 0x00000000UL
304 #define DMA_CHUSEBURSTC_CH2USEBURSTC_DEFAULT (_DMA_CHUSEBURSTC_CH2USEBURSTC_DEFAULT << 2)
305 #define DMA_CHUSEBURSTC_CH3USEBURSTC (0x1UL << 3)
306 #define _DMA_CHUSEBURSTC_CH3USEBURSTC_SHIFT 3
307 #define _DMA_CHUSEBURSTC_CH3USEBURSTC_MASK 0x8UL
308 #define _DMA_CHUSEBURSTC_CH3USEBURSTC_DEFAULT 0x00000000UL
309 #define DMA_CHUSEBURSTC_CH3USEBURSTC_DEFAULT (_DMA_CHUSEBURSTC_CH3USEBURSTC_DEFAULT << 3)
310 #define DMA_CHUSEBURSTC_CH4USEBURSTC (0x1UL << 4)
311 #define _DMA_CHUSEBURSTC_CH4USEBURSTC_SHIFT 4
312 #define _DMA_CHUSEBURSTC_CH4USEBURSTC_MASK 0x10UL
313 #define _DMA_CHUSEBURSTC_CH4USEBURSTC_DEFAULT 0x00000000UL
314 #define DMA_CHUSEBURSTC_CH4USEBURSTC_DEFAULT (_DMA_CHUSEBURSTC_CH4USEBURSTC_DEFAULT << 4)
315 #define DMA_CHUSEBURSTC_CH5USEBURSTC (0x1UL << 5)
316 #define _DMA_CHUSEBURSTC_CH5USEBURSTC_SHIFT 5
317 #define _DMA_CHUSEBURSTC_CH5USEBURSTC_MASK 0x20UL
318 #define _DMA_CHUSEBURSTC_CH5USEBURSTC_DEFAULT 0x00000000UL
319 #define DMA_CHUSEBURSTC_CH5USEBURSTC_DEFAULT (_DMA_CHUSEBURSTC_CH5USEBURSTC_DEFAULT << 5)
320 #define DMA_CHUSEBURSTC_CH6USEBURSTC (0x1UL << 6)
321 #define _DMA_CHUSEBURSTC_CH6USEBURSTC_SHIFT 6
322 #define _DMA_CHUSEBURSTC_CH6USEBURSTC_MASK 0x40UL
323 #define _DMA_CHUSEBURSTC_CH6USEBURSTC_DEFAULT 0x00000000UL
324 #define DMA_CHUSEBURSTC_CH6USEBURSTC_DEFAULT (_DMA_CHUSEBURSTC_CH6USEBURSTC_DEFAULT << 6)
325 #define DMA_CHUSEBURSTC_CH7USEBURSTC (0x1UL << 7)
326 #define _DMA_CHUSEBURSTC_CH7USEBURSTC_SHIFT 7
327 #define _DMA_CHUSEBURSTC_CH7USEBURSTC_MASK 0x80UL
328 #define _DMA_CHUSEBURSTC_CH7USEBURSTC_DEFAULT 0x00000000UL
329 #define DMA_CHUSEBURSTC_CH7USEBURSTC_DEFAULT (_DMA_CHUSEBURSTC_CH7USEBURSTC_DEFAULT << 7)
331 /* Bit fields for DMA CHREQMASKS */
332 #define _DMA_CHREQMASKS_RESETVALUE 0x00000000UL
333 #define _DMA_CHREQMASKS_MASK 0x000000FFUL
334 #define DMA_CHREQMASKS_CH0REQMASKS (0x1UL << 0)
335 #define _DMA_CHREQMASKS_CH0REQMASKS_SHIFT 0
336 #define _DMA_CHREQMASKS_CH0REQMASKS_MASK 0x1UL
337 #define _DMA_CHREQMASKS_CH0REQMASKS_DEFAULT 0x00000000UL
338 #define DMA_CHREQMASKS_CH0REQMASKS_DEFAULT (_DMA_CHREQMASKS_CH0REQMASKS_DEFAULT << 0)
339 #define DMA_CHREQMASKS_CH1REQMASKS (0x1UL << 1)
340 #define _DMA_CHREQMASKS_CH1REQMASKS_SHIFT 1
341 #define _DMA_CHREQMASKS_CH1REQMASKS_MASK 0x2UL
342 #define _DMA_CHREQMASKS_CH1REQMASKS_DEFAULT 0x00000000UL
343 #define DMA_CHREQMASKS_CH1REQMASKS_DEFAULT (_DMA_CHREQMASKS_CH1REQMASKS_DEFAULT << 1)
344 #define DMA_CHREQMASKS_CH2REQMASKS (0x1UL << 2)
345 #define _DMA_CHREQMASKS_CH2REQMASKS_SHIFT 2
346 #define _DMA_CHREQMASKS_CH2REQMASKS_MASK 0x4UL
347 #define _DMA_CHREQMASKS_CH2REQMASKS_DEFAULT 0x00000000UL
348 #define DMA_CHREQMASKS_CH2REQMASKS_DEFAULT (_DMA_CHREQMASKS_CH2REQMASKS_DEFAULT << 2)
349 #define DMA_CHREQMASKS_CH3REQMASKS (0x1UL << 3)
350 #define _DMA_CHREQMASKS_CH3REQMASKS_SHIFT 3
351 #define _DMA_CHREQMASKS_CH3REQMASKS_MASK 0x8UL
352 #define _DMA_CHREQMASKS_CH3REQMASKS_DEFAULT 0x00000000UL
353 #define DMA_CHREQMASKS_CH3REQMASKS_DEFAULT (_DMA_CHREQMASKS_CH3REQMASKS_DEFAULT << 3)
354 #define DMA_CHREQMASKS_CH4REQMASKS (0x1UL << 4)
355 #define _DMA_CHREQMASKS_CH4REQMASKS_SHIFT 4
356 #define _DMA_CHREQMASKS_CH4REQMASKS_MASK 0x10UL
357 #define _DMA_CHREQMASKS_CH4REQMASKS_DEFAULT 0x00000000UL
358 #define DMA_CHREQMASKS_CH4REQMASKS_DEFAULT (_DMA_CHREQMASKS_CH4REQMASKS_DEFAULT << 4)
359 #define DMA_CHREQMASKS_CH5REQMASKS (0x1UL << 5)
360 #define _DMA_CHREQMASKS_CH5REQMASKS_SHIFT 5
361 #define _DMA_CHREQMASKS_CH5REQMASKS_MASK 0x20UL
362 #define _DMA_CHREQMASKS_CH5REQMASKS_DEFAULT 0x00000000UL
363 #define DMA_CHREQMASKS_CH5REQMASKS_DEFAULT (_DMA_CHREQMASKS_CH5REQMASKS_DEFAULT << 5)
364 #define DMA_CHREQMASKS_CH6REQMASKS (0x1UL << 6)
365 #define _DMA_CHREQMASKS_CH6REQMASKS_SHIFT 6
366 #define _DMA_CHREQMASKS_CH6REQMASKS_MASK 0x40UL
367 #define _DMA_CHREQMASKS_CH6REQMASKS_DEFAULT 0x00000000UL
368 #define DMA_CHREQMASKS_CH6REQMASKS_DEFAULT (_DMA_CHREQMASKS_CH6REQMASKS_DEFAULT << 6)
369 #define DMA_CHREQMASKS_CH7REQMASKS (0x1UL << 7)
370 #define _DMA_CHREQMASKS_CH7REQMASKS_SHIFT 7
371 #define _DMA_CHREQMASKS_CH7REQMASKS_MASK 0x80UL
372 #define _DMA_CHREQMASKS_CH7REQMASKS_DEFAULT 0x00000000UL
373 #define DMA_CHREQMASKS_CH7REQMASKS_DEFAULT (_DMA_CHREQMASKS_CH7REQMASKS_DEFAULT << 7)
375 /* Bit fields for DMA CHREQMASKC */
376 #define _DMA_CHREQMASKC_RESETVALUE 0x00000000UL
377 #define _DMA_CHREQMASKC_MASK 0x000000FFUL
378 #define DMA_CHREQMASKC_CH0REQMASKC (0x1UL << 0)
379 #define _DMA_CHREQMASKC_CH0REQMASKC_SHIFT 0
380 #define _DMA_CHREQMASKC_CH0REQMASKC_MASK 0x1UL
381 #define _DMA_CHREQMASKC_CH0REQMASKC_DEFAULT 0x00000000UL
382 #define DMA_CHREQMASKC_CH0REQMASKC_DEFAULT (_DMA_CHREQMASKC_CH0REQMASKC_DEFAULT << 0)
383 #define DMA_CHREQMASKC_CH1REQMASKC (0x1UL << 1)
384 #define _DMA_CHREQMASKC_CH1REQMASKC_SHIFT 1
385 #define _DMA_CHREQMASKC_CH1REQMASKC_MASK 0x2UL
386 #define _DMA_CHREQMASKC_CH1REQMASKC_DEFAULT 0x00000000UL
387 #define DMA_CHREQMASKC_CH1REQMASKC_DEFAULT (_DMA_CHREQMASKC_CH1REQMASKC_DEFAULT << 1)
388 #define DMA_CHREQMASKC_CH2REQMASKC (0x1UL << 2)
389 #define _DMA_CHREQMASKC_CH2REQMASKC_SHIFT 2
390 #define _DMA_CHREQMASKC_CH2REQMASKC_MASK 0x4UL
391 #define _DMA_CHREQMASKC_CH2REQMASKC_DEFAULT 0x00000000UL
392 #define DMA_CHREQMASKC_CH2REQMASKC_DEFAULT (_DMA_CHREQMASKC_CH2REQMASKC_DEFAULT << 2)
393 #define DMA_CHREQMASKC_CH3REQMASKC (0x1UL << 3)
394 #define _DMA_CHREQMASKC_CH3REQMASKC_SHIFT 3
395 #define _DMA_CHREQMASKC_CH3REQMASKC_MASK 0x8UL
396 #define _DMA_CHREQMASKC_CH3REQMASKC_DEFAULT 0x00000000UL
397 #define DMA_CHREQMASKC_CH3REQMASKC_DEFAULT (_DMA_CHREQMASKC_CH3REQMASKC_DEFAULT << 3)
398 #define DMA_CHREQMASKC_CH4REQMASKC (0x1UL << 4)
399 #define _DMA_CHREQMASKC_CH4REQMASKC_SHIFT 4
400 #define _DMA_CHREQMASKC_CH4REQMASKC_MASK 0x10UL
401 #define _DMA_CHREQMASKC_CH4REQMASKC_DEFAULT 0x00000000UL
402 #define DMA_CHREQMASKC_CH4REQMASKC_DEFAULT (_DMA_CHREQMASKC_CH4REQMASKC_DEFAULT << 4)
403 #define DMA_CHREQMASKC_CH5REQMASKC (0x1UL << 5)
404 #define _DMA_CHREQMASKC_CH5REQMASKC_SHIFT 5
405 #define _DMA_CHREQMASKC_CH5REQMASKC_MASK 0x20UL
406 #define _DMA_CHREQMASKC_CH5REQMASKC_DEFAULT 0x00000000UL
407 #define DMA_CHREQMASKC_CH5REQMASKC_DEFAULT (_DMA_CHREQMASKC_CH5REQMASKC_DEFAULT << 5)
408 #define DMA_CHREQMASKC_CH6REQMASKC (0x1UL << 6)
409 #define _DMA_CHREQMASKC_CH6REQMASKC_SHIFT 6
410 #define _DMA_CHREQMASKC_CH6REQMASKC_MASK 0x40UL
411 #define _DMA_CHREQMASKC_CH6REQMASKC_DEFAULT 0x00000000UL
412 #define DMA_CHREQMASKC_CH6REQMASKC_DEFAULT (_DMA_CHREQMASKC_CH6REQMASKC_DEFAULT << 6)
413 #define DMA_CHREQMASKC_CH7REQMASKC (0x1UL << 7)
414 #define _DMA_CHREQMASKC_CH7REQMASKC_SHIFT 7
415 #define _DMA_CHREQMASKC_CH7REQMASKC_MASK 0x80UL
416 #define _DMA_CHREQMASKC_CH7REQMASKC_DEFAULT 0x00000000UL
417 #define DMA_CHREQMASKC_CH7REQMASKC_DEFAULT (_DMA_CHREQMASKC_CH7REQMASKC_DEFAULT << 7)
419 /* Bit fields for DMA CHENS */
420 #define _DMA_CHENS_RESETVALUE 0x00000000UL
421 #define _DMA_CHENS_MASK 0x000000FFUL
422 #define DMA_CHENS_CH0ENS (0x1UL << 0)
423 #define _DMA_CHENS_CH0ENS_SHIFT 0
424 #define _DMA_CHENS_CH0ENS_MASK 0x1UL
425 #define _DMA_CHENS_CH0ENS_DEFAULT 0x00000000UL
426 #define DMA_CHENS_CH0ENS_DEFAULT (_DMA_CHENS_CH0ENS_DEFAULT << 0)
427 #define DMA_CHENS_CH1ENS (0x1UL << 1)
428 #define _DMA_CHENS_CH1ENS_SHIFT 1
429 #define _DMA_CHENS_CH1ENS_MASK 0x2UL
430 #define _DMA_CHENS_CH1ENS_DEFAULT 0x00000000UL
431 #define DMA_CHENS_CH1ENS_DEFAULT (_DMA_CHENS_CH1ENS_DEFAULT << 1)
432 #define DMA_CHENS_CH2ENS (0x1UL << 2)
433 #define _DMA_CHENS_CH2ENS_SHIFT 2
434 #define _DMA_CHENS_CH2ENS_MASK 0x4UL
435 #define _DMA_CHENS_CH2ENS_DEFAULT 0x00000000UL
436 #define DMA_CHENS_CH2ENS_DEFAULT (_DMA_CHENS_CH2ENS_DEFAULT << 2)
437 #define DMA_CHENS_CH3ENS (0x1UL << 3)
438 #define _DMA_CHENS_CH3ENS_SHIFT 3
439 #define _DMA_CHENS_CH3ENS_MASK 0x8UL
440 #define _DMA_CHENS_CH3ENS_DEFAULT 0x00000000UL
441 #define DMA_CHENS_CH3ENS_DEFAULT (_DMA_CHENS_CH3ENS_DEFAULT << 3)
442 #define DMA_CHENS_CH4ENS (0x1UL << 4)
443 #define _DMA_CHENS_CH4ENS_SHIFT 4
444 #define _DMA_CHENS_CH4ENS_MASK 0x10UL
445 #define _DMA_CHENS_CH4ENS_DEFAULT 0x00000000UL
446 #define DMA_CHENS_CH4ENS_DEFAULT (_DMA_CHENS_CH4ENS_DEFAULT << 4)
447 #define DMA_CHENS_CH5ENS (0x1UL << 5)
448 #define _DMA_CHENS_CH5ENS_SHIFT 5
449 #define _DMA_CHENS_CH5ENS_MASK 0x20UL
450 #define _DMA_CHENS_CH5ENS_DEFAULT 0x00000000UL
451 #define DMA_CHENS_CH5ENS_DEFAULT (_DMA_CHENS_CH5ENS_DEFAULT << 5)
452 #define DMA_CHENS_CH6ENS (0x1UL << 6)
453 #define _DMA_CHENS_CH6ENS_SHIFT 6
454 #define _DMA_CHENS_CH6ENS_MASK 0x40UL
455 #define _DMA_CHENS_CH6ENS_DEFAULT 0x00000000UL
456 #define DMA_CHENS_CH6ENS_DEFAULT (_DMA_CHENS_CH6ENS_DEFAULT << 6)
457 #define DMA_CHENS_CH7ENS (0x1UL << 7)
458 #define _DMA_CHENS_CH7ENS_SHIFT 7
459 #define _DMA_CHENS_CH7ENS_MASK 0x80UL
460 #define _DMA_CHENS_CH7ENS_DEFAULT 0x00000000UL
461 #define DMA_CHENS_CH7ENS_DEFAULT (_DMA_CHENS_CH7ENS_DEFAULT << 7)
463 /* Bit fields for DMA CHENC */
464 #define _DMA_CHENC_RESETVALUE 0x00000000UL
465 #define _DMA_CHENC_MASK 0x000000FFUL
466 #define DMA_CHENC_CH0ENC (0x1UL << 0)
467 #define _DMA_CHENC_CH0ENC_SHIFT 0
468 #define _DMA_CHENC_CH0ENC_MASK 0x1UL
469 #define _DMA_CHENC_CH0ENC_DEFAULT 0x00000000UL
470 #define DMA_CHENC_CH0ENC_DEFAULT (_DMA_CHENC_CH0ENC_DEFAULT << 0)
471 #define DMA_CHENC_CH1ENC (0x1UL << 1)
472 #define _DMA_CHENC_CH1ENC_SHIFT 1
473 #define _DMA_CHENC_CH1ENC_MASK 0x2UL
474 #define _DMA_CHENC_CH1ENC_DEFAULT 0x00000000UL
475 #define DMA_CHENC_CH1ENC_DEFAULT (_DMA_CHENC_CH1ENC_DEFAULT << 1)
476 #define DMA_CHENC_CH2ENC (0x1UL << 2)
477 #define _DMA_CHENC_CH2ENC_SHIFT 2
478 #define _DMA_CHENC_CH2ENC_MASK 0x4UL
479 #define _DMA_CHENC_CH2ENC_DEFAULT 0x00000000UL
480 #define DMA_CHENC_CH2ENC_DEFAULT (_DMA_CHENC_CH2ENC_DEFAULT << 2)
481 #define DMA_CHENC_CH3ENC (0x1UL << 3)
482 #define _DMA_CHENC_CH3ENC_SHIFT 3
483 #define _DMA_CHENC_CH3ENC_MASK 0x8UL
484 #define _DMA_CHENC_CH3ENC_DEFAULT 0x00000000UL
485 #define DMA_CHENC_CH3ENC_DEFAULT (_DMA_CHENC_CH3ENC_DEFAULT << 3)
486 #define DMA_CHENC_CH4ENC (0x1UL << 4)
487 #define _DMA_CHENC_CH4ENC_SHIFT 4
488 #define _DMA_CHENC_CH4ENC_MASK 0x10UL
489 #define _DMA_CHENC_CH4ENC_DEFAULT 0x00000000UL
490 #define DMA_CHENC_CH4ENC_DEFAULT (_DMA_CHENC_CH4ENC_DEFAULT << 4)
491 #define DMA_CHENC_CH5ENC (0x1UL << 5)
492 #define _DMA_CHENC_CH5ENC_SHIFT 5
493 #define _DMA_CHENC_CH5ENC_MASK 0x20UL
494 #define _DMA_CHENC_CH5ENC_DEFAULT 0x00000000UL
495 #define DMA_CHENC_CH5ENC_DEFAULT (_DMA_CHENC_CH5ENC_DEFAULT << 5)
496 #define DMA_CHENC_CH6ENC (0x1UL << 6)
497 #define _DMA_CHENC_CH6ENC_SHIFT 6
498 #define _DMA_CHENC_CH6ENC_MASK 0x40UL
499 #define _DMA_CHENC_CH6ENC_DEFAULT 0x00000000UL
500 #define DMA_CHENC_CH6ENC_DEFAULT (_DMA_CHENC_CH6ENC_DEFAULT << 6)
501 #define DMA_CHENC_CH7ENC (0x1UL << 7)
502 #define _DMA_CHENC_CH7ENC_SHIFT 7
503 #define _DMA_CHENC_CH7ENC_MASK 0x80UL
504 #define _DMA_CHENC_CH7ENC_DEFAULT 0x00000000UL
505 #define DMA_CHENC_CH7ENC_DEFAULT (_DMA_CHENC_CH7ENC_DEFAULT << 7)
507 /* Bit fields for DMA CHALTS */
508 #define _DMA_CHALTS_RESETVALUE 0x00000000UL
509 #define _DMA_CHALTS_MASK 0x000000FFUL
510 #define DMA_CHALTS_CH0ALTS (0x1UL << 0)
511 #define _DMA_CHALTS_CH0ALTS_SHIFT 0
512 #define _DMA_CHALTS_CH0ALTS_MASK 0x1UL
513 #define _DMA_CHALTS_CH0ALTS_DEFAULT 0x00000000UL
514 #define DMA_CHALTS_CH0ALTS_DEFAULT (_DMA_CHALTS_CH0ALTS_DEFAULT << 0)
515 #define DMA_CHALTS_CH1ALTS (0x1UL << 1)
516 #define _DMA_CHALTS_CH1ALTS_SHIFT 1
517 #define _DMA_CHALTS_CH1ALTS_MASK 0x2UL
518 #define _DMA_CHALTS_CH1ALTS_DEFAULT 0x00000000UL
519 #define DMA_CHALTS_CH1ALTS_DEFAULT (_DMA_CHALTS_CH1ALTS_DEFAULT << 1)
520 #define DMA_CHALTS_CH2ALTS (0x1UL << 2)
521 #define _DMA_CHALTS_CH2ALTS_SHIFT 2
522 #define _DMA_CHALTS_CH2ALTS_MASK 0x4UL
523 #define _DMA_CHALTS_CH2ALTS_DEFAULT 0x00000000UL
524 #define DMA_CHALTS_CH2ALTS_DEFAULT (_DMA_CHALTS_CH2ALTS_DEFAULT << 2)
525 #define DMA_CHALTS_CH3ALTS (0x1UL << 3)
526 #define _DMA_CHALTS_CH3ALTS_SHIFT 3
527 #define _DMA_CHALTS_CH3ALTS_MASK 0x8UL
528 #define _DMA_CHALTS_CH3ALTS_DEFAULT 0x00000000UL
529 #define DMA_CHALTS_CH3ALTS_DEFAULT (_DMA_CHALTS_CH3ALTS_DEFAULT << 3)
530 #define DMA_CHALTS_CH4ALTS (0x1UL << 4)
531 #define _DMA_CHALTS_CH4ALTS_SHIFT 4
532 #define _DMA_CHALTS_CH4ALTS_MASK 0x10UL
533 #define _DMA_CHALTS_CH4ALTS_DEFAULT 0x00000000UL
534 #define DMA_CHALTS_CH4ALTS_DEFAULT (_DMA_CHALTS_CH4ALTS_DEFAULT << 4)
535 #define DMA_CHALTS_CH5ALTS (0x1UL << 5)
536 #define _DMA_CHALTS_CH5ALTS_SHIFT 5
537 #define _DMA_CHALTS_CH5ALTS_MASK 0x20UL
538 #define _DMA_CHALTS_CH5ALTS_DEFAULT 0x00000000UL
539 #define DMA_CHALTS_CH5ALTS_DEFAULT (_DMA_CHALTS_CH5ALTS_DEFAULT << 5)
540 #define DMA_CHALTS_CH6ALTS (0x1UL << 6)
541 #define _DMA_CHALTS_CH6ALTS_SHIFT 6
542 #define _DMA_CHALTS_CH6ALTS_MASK 0x40UL
543 #define _DMA_CHALTS_CH6ALTS_DEFAULT 0x00000000UL
544 #define DMA_CHALTS_CH6ALTS_DEFAULT (_DMA_CHALTS_CH6ALTS_DEFAULT << 6)
545 #define DMA_CHALTS_CH7ALTS (0x1UL << 7)
546 #define _DMA_CHALTS_CH7ALTS_SHIFT 7
547 #define _DMA_CHALTS_CH7ALTS_MASK 0x80UL
548 #define _DMA_CHALTS_CH7ALTS_DEFAULT 0x00000000UL
549 #define DMA_CHALTS_CH7ALTS_DEFAULT (_DMA_CHALTS_CH7ALTS_DEFAULT << 7)
551 /* Bit fields for DMA CHALTC */
552 #define _DMA_CHALTC_RESETVALUE 0x00000000UL
553 #define _DMA_CHALTC_MASK 0x000000FFUL
554 #define DMA_CHALTC_CH0ALTC (0x1UL << 0)
555 #define _DMA_CHALTC_CH0ALTC_SHIFT 0
556 #define _DMA_CHALTC_CH0ALTC_MASK 0x1UL
557 #define _DMA_CHALTC_CH0ALTC_DEFAULT 0x00000000UL
558 #define DMA_CHALTC_CH0ALTC_DEFAULT (_DMA_CHALTC_CH0ALTC_DEFAULT << 0)
559 #define DMA_CHALTC_CH1ALTC (0x1UL << 1)
560 #define _DMA_CHALTC_CH1ALTC_SHIFT 1
561 #define _DMA_CHALTC_CH1ALTC_MASK 0x2UL
562 #define _DMA_CHALTC_CH1ALTC_DEFAULT 0x00000000UL
563 #define DMA_CHALTC_CH1ALTC_DEFAULT (_DMA_CHALTC_CH1ALTC_DEFAULT << 1)
564 #define DMA_CHALTC_CH2ALTC (0x1UL << 2)
565 #define _DMA_CHALTC_CH2ALTC_SHIFT 2
566 #define _DMA_CHALTC_CH2ALTC_MASK 0x4UL
567 #define _DMA_CHALTC_CH2ALTC_DEFAULT 0x00000000UL
568 #define DMA_CHALTC_CH2ALTC_DEFAULT (_DMA_CHALTC_CH2ALTC_DEFAULT << 2)
569 #define DMA_CHALTC_CH3ALTC (0x1UL << 3)
570 #define _DMA_CHALTC_CH3ALTC_SHIFT 3
571 #define _DMA_CHALTC_CH3ALTC_MASK 0x8UL
572 #define _DMA_CHALTC_CH3ALTC_DEFAULT 0x00000000UL
573 #define DMA_CHALTC_CH3ALTC_DEFAULT (_DMA_CHALTC_CH3ALTC_DEFAULT << 3)
574 #define DMA_CHALTC_CH4ALTC (0x1UL << 4)
575 #define _DMA_CHALTC_CH4ALTC_SHIFT 4
576 #define _DMA_CHALTC_CH4ALTC_MASK 0x10UL
577 #define _DMA_CHALTC_CH4ALTC_DEFAULT 0x00000000UL
578 #define DMA_CHALTC_CH4ALTC_DEFAULT (_DMA_CHALTC_CH4ALTC_DEFAULT << 4)
579 #define DMA_CHALTC_CH5ALTC (0x1UL << 5)
580 #define _DMA_CHALTC_CH5ALTC_SHIFT 5
581 #define _DMA_CHALTC_CH5ALTC_MASK 0x20UL
582 #define _DMA_CHALTC_CH5ALTC_DEFAULT 0x00000000UL
583 #define DMA_CHALTC_CH5ALTC_DEFAULT (_DMA_CHALTC_CH5ALTC_DEFAULT << 5)
584 #define DMA_CHALTC_CH6ALTC (0x1UL << 6)
585 #define _DMA_CHALTC_CH6ALTC_SHIFT 6
586 #define _DMA_CHALTC_CH6ALTC_MASK 0x40UL
587 #define _DMA_CHALTC_CH6ALTC_DEFAULT 0x00000000UL
588 #define DMA_CHALTC_CH6ALTC_DEFAULT (_DMA_CHALTC_CH6ALTC_DEFAULT << 6)
589 #define DMA_CHALTC_CH7ALTC (0x1UL << 7)
590 #define _DMA_CHALTC_CH7ALTC_SHIFT 7
591 #define _DMA_CHALTC_CH7ALTC_MASK 0x80UL
592 #define _DMA_CHALTC_CH7ALTC_DEFAULT 0x00000000UL
593 #define DMA_CHALTC_CH7ALTC_DEFAULT (_DMA_CHALTC_CH7ALTC_DEFAULT << 7)
595 /* Bit fields for DMA CHPRIS */
596 #define _DMA_CHPRIS_RESETVALUE 0x00000000UL
597 #define _DMA_CHPRIS_MASK 0x000000FFUL
598 #define DMA_CHPRIS_CH0PRIS (0x1UL << 0)
599 #define _DMA_CHPRIS_CH0PRIS_SHIFT 0
600 #define _DMA_CHPRIS_CH0PRIS_MASK 0x1UL
601 #define _DMA_CHPRIS_CH0PRIS_DEFAULT 0x00000000UL
602 #define DMA_CHPRIS_CH0PRIS_DEFAULT (_DMA_CHPRIS_CH0PRIS_DEFAULT << 0)
603 #define DMA_CHPRIS_CH1PRIS (0x1UL << 1)
604 #define _DMA_CHPRIS_CH1PRIS_SHIFT 1
605 #define _DMA_CHPRIS_CH1PRIS_MASK 0x2UL
606 #define _DMA_CHPRIS_CH1PRIS_DEFAULT 0x00000000UL
607 #define DMA_CHPRIS_CH1PRIS_DEFAULT (_DMA_CHPRIS_CH1PRIS_DEFAULT << 1)
608 #define DMA_CHPRIS_CH2PRIS (0x1UL << 2)
609 #define _DMA_CHPRIS_CH2PRIS_SHIFT 2
610 #define _DMA_CHPRIS_CH2PRIS_MASK 0x4UL
611 #define _DMA_CHPRIS_CH2PRIS_DEFAULT 0x00000000UL
612 #define DMA_CHPRIS_CH2PRIS_DEFAULT (_DMA_CHPRIS_CH2PRIS_DEFAULT << 2)
613 #define DMA_CHPRIS_CH3PRIS (0x1UL << 3)
614 #define _DMA_CHPRIS_CH3PRIS_SHIFT 3
615 #define _DMA_CHPRIS_CH3PRIS_MASK 0x8UL
616 #define _DMA_CHPRIS_CH3PRIS_DEFAULT 0x00000000UL
617 #define DMA_CHPRIS_CH3PRIS_DEFAULT (_DMA_CHPRIS_CH3PRIS_DEFAULT << 3)
618 #define DMA_CHPRIS_CH4PRIS (0x1UL << 4)
619 #define _DMA_CHPRIS_CH4PRIS_SHIFT 4
620 #define _DMA_CHPRIS_CH4PRIS_MASK 0x10UL
621 #define _DMA_CHPRIS_CH4PRIS_DEFAULT 0x00000000UL
622 #define DMA_CHPRIS_CH4PRIS_DEFAULT (_DMA_CHPRIS_CH4PRIS_DEFAULT << 4)
623 #define DMA_CHPRIS_CH5PRIS (0x1UL << 5)
624 #define _DMA_CHPRIS_CH5PRIS_SHIFT 5
625 #define _DMA_CHPRIS_CH5PRIS_MASK 0x20UL
626 #define _DMA_CHPRIS_CH5PRIS_DEFAULT 0x00000000UL
627 #define DMA_CHPRIS_CH5PRIS_DEFAULT (_DMA_CHPRIS_CH5PRIS_DEFAULT << 5)
628 #define DMA_CHPRIS_CH6PRIS (0x1UL << 6)
629 #define _DMA_CHPRIS_CH6PRIS_SHIFT 6
630 #define _DMA_CHPRIS_CH6PRIS_MASK 0x40UL
631 #define _DMA_CHPRIS_CH6PRIS_DEFAULT 0x00000000UL
632 #define DMA_CHPRIS_CH6PRIS_DEFAULT (_DMA_CHPRIS_CH6PRIS_DEFAULT << 6)
633 #define DMA_CHPRIS_CH7PRIS (0x1UL << 7)
634 #define _DMA_CHPRIS_CH7PRIS_SHIFT 7
635 #define _DMA_CHPRIS_CH7PRIS_MASK 0x80UL
636 #define _DMA_CHPRIS_CH7PRIS_DEFAULT 0x00000000UL
637 #define DMA_CHPRIS_CH7PRIS_DEFAULT (_DMA_CHPRIS_CH7PRIS_DEFAULT << 7)
639 /* Bit fields for DMA CHPRIC */
640 #define _DMA_CHPRIC_RESETVALUE 0x00000000UL
641 #define _DMA_CHPRIC_MASK 0x000000FFUL
642 #define DMA_CHPRIC_CH0PRIC (0x1UL << 0)
643 #define _DMA_CHPRIC_CH0PRIC_SHIFT 0
644 #define _DMA_CHPRIC_CH0PRIC_MASK 0x1UL
645 #define _DMA_CHPRIC_CH0PRIC_DEFAULT 0x00000000UL
646 #define DMA_CHPRIC_CH0PRIC_DEFAULT (_DMA_CHPRIC_CH0PRIC_DEFAULT << 0)
647 #define DMA_CHPRIC_CH1PRIC (0x1UL << 1)
648 #define _DMA_CHPRIC_CH1PRIC_SHIFT 1
649 #define _DMA_CHPRIC_CH1PRIC_MASK 0x2UL
650 #define _DMA_CHPRIC_CH1PRIC_DEFAULT 0x00000000UL
651 #define DMA_CHPRIC_CH1PRIC_DEFAULT (_DMA_CHPRIC_CH1PRIC_DEFAULT << 1)
652 #define DMA_CHPRIC_CH2PRIC (0x1UL << 2)
653 #define _DMA_CHPRIC_CH2PRIC_SHIFT 2
654 #define _DMA_CHPRIC_CH2PRIC_MASK 0x4UL
655 #define _DMA_CHPRIC_CH2PRIC_DEFAULT 0x00000000UL
656 #define DMA_CHPRIC_CH2PRIC_DEFAULT (_DMA_CHPRIC_CH2PRIC_DEFAULT << 2)
657 #define DMA_CHPRIC_CH3PRIC (0x1UL << 3)
658 #define _DMA_CHPRIC_CH3PRIC_SHIFT 3
659 #define _DMA_CHPRIC_CH3PRIC_MASK 0x8UL
660 #define _DMA_CHPRIC_CH3PRIC_DEFAULT 0x00000000UL
661 #define DMA_CHPRIC_CH3PRIC_DEFAULT (_DMA_CHPRIC_CH3PRIC_DEFAULT << 3)
662 #define DMA_CHPRIC_CH4PRIC (0x1UL << 4)
663 #define _DMA_CHPRIC_CH4PRIC_SHIFT 4
664 #define _DMA_CHPRIC_CH4PRIC_MASK 0x10UL
665 #define _DMA_CHPRIC_CH4PRIC_DEFAULT 0x00000000UL
666 #define DMA_CHPRIC_CH4PRIC_DEFAULT (_DMA_CHPRIC_CH4PRIC_DEFAULT << 4)
667 #define DMA_CHPRIC_CH5PRIC (0x1UL << 5)
668 #define _DMA_CHPRIC_CH5PRIC_SHIFT 5
669 #define _DMA_CHPRIC_CH5PRIC_MASK 0x20UL
670 #define _DMA_CHPRIC_CH5PRIC_DEFAULT 0x00000000UL
671 #define DMA_CHPRIC_CH5PRIC_DEFAULT (_DMA_CHPRIC_CH5PRIC_DEFAULT << 5)
672 #define DMA_CHPRIC_CH6PRIC (0x1UL << 6)
673 #define _DMA_CHPRIC_CH6PRIC_SHIFT 6
674 #define _DMA_CHPRIC_CH6PRIC_MASK 0x40UL
675 #define _DMA_CHPRIC_CH6PRIC_DEFAULT 0x00000000UL
676 #define DMA_CHPRIC_CH6PRIC_DEFAULT (_DMA_CHPRIC_CH6PRIC_DEFAULT << 6)
677 #define DMA_CHPRIC_CH7PRIC (0x1UL << 7)
678 #define _DMA_CHPRIC_CH7PRIC_SHIFT 7
679 #define _DMA_CHPRIC_CH7PRIC_MASK 0x80UL
680 #define _DMA_CHPRIC_CH7PRIC_DEFAULT 0x00000000UL
681 #define DMA_CHPRIC_CH7PRIC_DEFAULT (_DMA_CHPRIC_CH7PRIC_DEFAULT << 7)
683 /* Bit fields for DMA ERRORC */
684 #define _DMA_ERRORC_RESETVALUE 0x00000000UL
685 #define _DMA_ERRORC_MASK 0x00000001UL
686 #define DMA_ERRORC_ERRORC (0x1UL << 0)
687 #define _DMA_ERRORC_ERRORC_SHIFT 0
688 #define _DMA_ERRORC_ERRORC_MASK 0x1UL
689 #define _DMA_ERRORC_ERRORC_DEFAULT 0x00000000UL
690 #define DMA_ERRORC_ERRORC_DEFAULT (_DMA_ERRORC_ERRORC_DEFAULT << 0)
692 /* Bit fields for DMA CHREQSTATUS */
693 #define _DMA_CHREQSTATUS_RESETVALUE 0x00000000UL
694 #define _DMA_CHREQSTATUS_MASK 0x000000FFUL
695 #define DMA_CHREQSTATUS_CH0REQSTATUS (0x1UL << 0)
696 #define _DMA_CHREQSTATUS_CH0REQSTATUS_SHIFT 0
697 #define _DMA_CHREQSTATUS_CH0REQSTATUS_MASK 0x1UL
698 #define _DMA_CHREQSTATUS_CH0REQSTATUS_DEFAULT 0x00000000UL
699 #define DMA_CHREQSTATUS_CH0REQSTATUS_DEFAULT (_DMA_CHREQSTATUS_CH0REQSTATUS_DEFAULT << 0)
700 #define DMA_CHREQSTATUS_CH1REQSTATUS (0x1UL << 1)
701 #define _DMA_CHREQSTATUS_CH1REQSTATUS_SHIFT 1
702 #define _DMA_CHREQSTATUS_CH1REQSTATUS_MASK 0x2UL
703 #define _DMA_CHREQSTATUS_CH1REQSTATUS_DEFAULT 0x00000000UL
704 #define DMA_CHREQSTATUS_CH1REQSTATUS_DEFAULT (_DMA_CHREQSTATUS_CH1REQSTATUS_DEFAULT << 1)
705 #define DMA_CHREQSTATUS_CH2REQSTATUS (0x1UL << 2)
706 #define _DMA_CHREQSTATUS_CH2REQSTATUS_SHIFT 2
707 #define _DMA_CHREQSTATUS_CH2REQSTATUS_MASK 0x4UL
708 #define _DMA_CHREQSTATUS_CH2REQSTATUS_DEFAULT 0x00000000UL
709 #define DMA_CHREQSTATUS_CH2REQSTATUS_DEFAULT (_DMA_CHREQSTATUS_CH2REQSTATUS_DEFAULT << 2)
710 #define DMA_CHREQSTATUS_CH3REQSTATUS (0x1UL << 3)
711 #define _DMA_CHREQSTATUS_CH3REQSTATUS_SHIFT 3
712 #define _DMA_CHREQSTATUS_CH3REQSTATUS_MASK 0x8UL
713 #define _DMA_CHREQSTATUS_CH3REQSTATUS_DEFAULT 0x00000000UL
714 #define DMA_CHREQSTATUS_CH3REQSTATUS_DEFAULT (_DMA_CHREQSTATUS_CH3REQSTATUS_DEFAULT << 3)
715 #define DMA_CHREQSTATUS_CH4REQSTATUS (0x1UL << 4)
716 #define _DMA_CHREQSTATUS_CH4REQSTATUS_SHIFT 4
717 #define _DMA_CHREQSTATUS_CH4REQSTATUS_MASK 0x10UL
718 #define _DMA_CHREQSTATUS_CH4REQSTATUS_DEFAULT 0x00000000UL
719 #define DMA_CHREQSTATUS_CH4REQSTATUS_DEFAULT (_DMA_CHREQSTATUS_CH4REQSTATUS_DEFAULT << 4)
720 #define DMA_CHREQSTATUS_CH5REQSTATUS (0x1UL << 5)
721 #define _DMA_CHREQSTATUS_CH5REQSTATUS_SHIFT 5
722 #define _DMA_CHREQSTATUS_CH5REQSTATUS_MASK 0x20UL
723 #define _DMA_CHREQSTATUS_CH5REQSTATUS_DEFAULT 0x00000000UL
724 #define DMA_CHREQSTATUS_CH5REQSTATUS_DEFAULT (_DMA_CHREQSTATUS_CH5REQSTATUS_DEFAULT << 5)
725 #define DMA_CHREQSTATUS_CH6REQSTATUS (0x1UL << 6)
726 #define _DMA_CHREQSTATUS_CH6REQSTATUS_SHIFT 6
727 #define _DMA_CHREQSTATUS_CH6REQSTATUS_MASK 0x40UL
728 #define _DMA_CHREQSTATUS_CH6REQSTATUS_DEFAULT 0x00000000UL
729 #define DMA_CHREQSTATUS_CH6REQSTATUS_DEFAULT (_DMA_CHREQSTATUS_CH6REQSTATUS_DEFAULT << 6)
730 #define DMA_CHREQSTATUS_CH7REQSTATUS (0x1UL << 7)
731 #define _DMA_CHREQSTATUS_CH7REQSTATUS_SHIFT 7
732 #define _DMA_CHREQSTATUS_CH7REQSTATUS_MASK 0x80UL
733 #define _DMA_CHREQSTATUS_CH7REQSTATUS_DEFAULT 0x00000000UL
734 #define DMA_CHREQSTATUS_CH7REQSTATUS_DEFAULT (_DMA_CHREQSTATUS_CH7REQSTATUS_DEFAULT << 7)
736 /* Bit fields for DMA CHSREQSTATUS */
737 #define _DMA_CHSREQSTATUS_RESETVALUE 0x00000000UL
738 #define _DMA_CHSREQSTATUS_MASK 0x000000FFUL
739 #define DMA_CHSREQSTATUS_CH0SREQSTATUS (0x1UL << 0)
740 #define _DMA_CHSREQSTATUS_CH0SREQSTATUS_SHIFT 0
741 #define _DMA_CHSREQSTATUS_CH0SREQSTATUS_MASK 0x1UL
742 #define _DMA_CHSREQSTATUS_CH0SREQSTATUS_DEFAULT 0x00000000UL
743 #define DMA_CHSREQSTATUS_CH0SREQSTATUS_DEFAULT (_DMA_CHSREQSTATUS_CH0SREQSTATUS_DEFAULT << 0)
744 #define DMA_CHSREQSTATUS_CH1SREQSTATUS (0x1UL << 1)
745 #define _DMA_CHSREQSTATUS_CH1SREQSTATUS_SHIFT 1
746 #define _DMA_CHSREQSTATUS_CH1SREQSTATUS_MASK 0x2UL
747 #define _DMA_CHSREQSTATUS_CH1SREQSTATUS_DEFAULT 0x00000000UL
748 #define DMA_CHSREQSTATUS_CH1SREQSTATUS_DEFAULT (_DMA_CHSREQSTATUS_CH1SREQSTATUS_DEFAULT << 1)
749 #define DMA_CHSREQSTATUS_CH2SREQSTATUS (0x1UL << 2)
750 #define _DMA_CHSREQSTATUS_CH2SREQSTATUS_SHIFT 2
751 #define _DMA_CHSREQSTATUS_CH2SREQSTATUS_MASK 0x4UL
752 #define _DMA_CHSREQSTATUS_CH2SREQSTATUS_DEFAULT 0x00000000UL
753 #define DMA_CHSREQSTATUS_CH2SREQSTATUS_DEFAULT (_DMA_CHSREQSTATUS_CH2SREQSTATUS_DEFAULT << 2)
754 #define DMA_CHSREQSTATUS_CH3SREQSTATUS (0x1UL << 3)
755 #define _DMA_CHSREQSTATUS_CH3SREQSTATUS_SHIFT 3
756 #define _DMA_CHSREQSTATUS_CH3SREQSTATUS_MASK 0x8UL
757 #define _DMA_CHSREQSTATUS_CH3SREQSTATUS_DEFAULT 0x00000000UL
758 #define DMA_CHSREQSTATUS_CH3SREQSTATUS_DEFAULT (_DMA_CHSREQSTATUS_CH3SREQSTATUS_DEFAULT << 3)
759 #define DMA_CHSREQSTATUS_CH4SREQSTATUS (0x1UL << 4)
760 #define _DMA_CHSREQSTATUS_CH4SREQSTATUS_SHIFT 4
761 #define _DMA_CHSREQSTATUS_CH4SREQSTATUS_MASK 0x10UL
762 #define _DMA_CHSREQSTATUS_CH4SREQSTATUS_DEFAULT 0x00000000UL
763 #define DMA_CHSREQSTATUS_CH4SREQSTATUS_DEFAULT (_DMA_CHSREQSTATUS_CH4SREQSTATUS_DEFAULT << 4)
764 #define DMA_CHSREQSTATUS_CH5SREQSTATUS (0x1UL << 5)
765 #define _DMA_CHSREQSTATUS_CH5SREQSTATUS_SHIFT 5
766 #define _DMA_CHSREQSTATUS_CH5SREQSTATUS_MASK 0x20UL
767 #define _DMA_CHSREQSTATUS_CH5SREQSTATUS_DEFAULT 0x00000000UL
768 #define DMA_CHSREQSTATUS_CH5SREQSTATUS_DEFAULT (_DMA_CHSREQSTATUS_CH5SREQSTATUS_DEFAULT << 5)
769 #define DMA_CHSREQSTATUS_CH6SREQSTATUS (0x1UL << 6)
770 #define _DMA_CHSREQSTATUS_CH6SREQSTATUS_SHIFT 6
771 #define _DMA_CHSREQSTATUS_CH6SREQSTATUS_MASK 0x40UL
772 #define _DMA_CHSREQSTATUS_CH6SREQSTATUS_DEFAULT 0x00000000UL
773 #define DMA_CHSREQSTATUS_CH6SREQSTATUS_DEFAULT (_DMA_CHSREQSTATUS_CH6SREQSTATUS_DEFAULT << 6)
774 #define DMA_CHSREQSTATUS_CH7SREQSTATUS (0x1UL << 7)
775 #define _DMA_CHSREQSTATUS_CH7SREQSTATUS_SHIFT 7
776 #define _DMA_CHSREQSTATUS_CH7SREQSTATUS_MASK 0x80UL
777 #define _DMA_CHSREQSTATUS_CH7SREQSTATUS_DEFAULT 0x00000000UL
778 #define DMA_CHSREQSTATUS_CH7SREQSTATUS_DEFAULT (_DMA_CHSREQSTATUS_CH7SREQSTATUS_DEFAULT << 7)
780 /* Bit fields for DMA IF */
781 #define _DMA_IF_RESETVALUE 0x00000000UL
782 #define _DMA_IF_MASK 0x800000FFUL
783 #define DMA_IF_CH0DONE (0x1UL << 0)
784 #define _DMA_IF_CH0DONE_SHIFT 0
785 #define _DMA_IF_CH0DONE_MASK 0x1UL
786 #define _DMA_IF_CH0DONE_DEFAULT 0x00000000UL
787 #define DMA_IF_CH0DONE_DEFAULT (_DMA_IF_CH0DONE_DEFAULT << 0)
788 #define DMA_IF_CH1DONE (0x1UL << 1)
789 #define _DMA_IF_CH1DONE_SHIFT 1
790 #define _DMA_IF_CH1DONE_MASK 0x2UL
791 #define _DMA_IF_CH1DONE_DEFAULT 0x00000000UL
792 #define DMA_IF_CH1DONE_DEFAULT (_DMA_IF_CH1DONE_DEFAULT << 1)
793 #define DMA_IF_CH2DONE (0x1UL << 2)
794 #define _DMA_IF_CH2DONE_SHIFT 2
795 #define _DMA_IF_CH2DONE_MASK 0x4UL
796 #define _DMA_IF_CH2DONE_DEFAULT 0x00000000UL
797 #define DMA_IF_CH2DONE_DEFAULT (_DMA_IF_CH2DONE_DEFAULT << 2)
798 #define DMA_IF_CH3DONE (0x1UL << 3)
799 #define _DMA_IF_CH3DONE_SHIFT 3
800 #define _DMA_IF_CH3DONE_MASK 0x8UL
801 #define _DMA_IF_CH3DONE_DEFAULT 0x00000000UL
802 #define DMA_IF_CH3DONE_DEFAULT (_DMA_IF_CH3DONE_DEFAULT << 3)
803 #define DMA_IF_CH4DONE (0x1UL << 4)
804 #define _DMA_IF_CH4DONE_SHIFT 4
805 #define _DMA_IF_CH4DONE_MASK 0x10UL
806 #define _DMA_IF_CH4DONE_DEFAULT 0x00000000UL
807 #define DMA_IF_CH4DONE_DEFAULT (_DMA_IF_CH4DONE_DEFAULT << 4)
808 #define DMA_IF_CH5DONE (0x1UL << 5)
809 #define _DMA_IF_CH5DONE_SHIFT 5
810 #define _DMA_IF_CH5DONE_MASK 0x20UL
811 #define _DMA_IF_CH5DONE_DEFAULT 0x00000000UL
812 #define DMA_IF_CH5DONE_DEFAULT (_DMA_IF_CH5DONE_DEFAULT << 5)
813 #define DMA_IF_CH6DONE (0x1UL << 6)
814 #define _DMA_IF_CH6DONE_SHIFT 6
815 #define _DMA_IF_CH6DONE_MASK 0x40UL
816 #define _DMA_IF_CH6DONE_DEFAULT 0x00000000UL
817 #define DMA_IF_CH6DONE_DEFAULT (_DMA_IF_CH6DONE_DEFAULT << 6)
818 #define DMA_IF_CH7DONE (0x1UL << 7)
819 #define _DMA_IF_CH7DONE_SHIFT 7
820 #define _DMA_IF_CH7DONE_MASK 0x80UL
821 #define _DMA_IF_CH7DONE_DEFAULT 0x00000000UL
822 #define DMA_IF_CH7DONE_DEFAULT (_DMA_IF_CH7DONE_DEFAULT << 7)
823 #define DMA_IF_ERR (0x1UL << 31)
824 #define _DMA_IF_ERR_SHIFT 31
825 #define _DMA_IF_ERR_MASK 0x80000000UL
826 #define _DMA_IF_ERR_DEFAULT 0x00000000UL
827 #define DMA_IF_ERR_DEFAULT (_DMA_IF_ERR_DEFAULT << 31)
829 /* Bit fields for DMA IFS */
830 #define _DMA_IFS_RESETVALUE 0x00000000UL
831 #define _DMA_IFS_MASK 0x800000FFUL
832 #define DMA_IFS_CH0DONE (0x1UL << 0)
833 #define _DMA_IFS_CH0DONE_SHIFT 0
834 #define _DMA_IFS_CH0DONE_MASK 0x1UL
835 #define _DMA_IFS_CH0DONE_DEFAULT 0x00000000UL
836 #define DMA_IFS_CH0DONE_DEFAULT (_DMA_IFS_CH0DONE_DEFAULT << 0)
837 #define DMA_IFS_CH1DONE (0x1UL << 1)
838 #define _DMA_IFS_CH1DONE_SHIFT 1
839 #define _DMA_IFS_CH1DONE_MASK 0x2UL
840 #define _DMA_IFS_CH1DONE_DEFAULT 0x00000000UL
841 #define DMA_IFS_CH1DONE_DEFAULT (_DMA_IFS_CH1DONE_DEFAULT << 1)
842 #define DMA_IFS_CH2DONE (0x1UL << 2)
843 #define _DMA_IFS_CH2DONE_SHIFT 2
844 #define _DMA_IFS_CH2DONE_MASK 0x4UL
845 #define _DMA_IFS_CH2DONE_DEFAULT 0x00000000UL
846 #define DMA_IFS_CH2DONE_DEFAULT (_DMA_IFS_CH2DONE_DEFAULT << 2)
847 #define DMA_IFS_CH3DONE (0x1UL << 3)
848 #define _DMA_IFS_CH3DONE_SHIFT 3
849 #define _DMA_IFS_CH3DONE_MASK 0x8UL
850 #define _DMA_IFS_CH3DONE_DEFAULT 0x00000000UL
851 #define DMA_IFS_CH3DONE_DEFAULT (_DMA_IFS_CH3DONE_DEFAULT << 3)
852 #define DMA_IFS_CH4DONE (0x1UL << 4)
853 #define _DMA_IFS_CH4DONE_SHIFT 4
854 #define _DMA_IFS_CH4DONE_MASK 0x10UL
855 #define _DMA_IFS_CH4DONE_DEFAULT 0x00000000UL
856 #define DMA_IFS_CH4DONE_DEFAULT (_DMA_IFS_CH4DONE_DEFAULT << 4)
857 #define DMA_IFS_CH5DONE (0x1UL << 5)
858 #define _DMA_IFS_CH5DONE_SHIFT 5
859 #define _DMA_IFS_CH5DONE_MASK 0x20UL
860 #define _DMA_IFS_CH5DONE_DEFAULT 0x00000000UL
861 #define DMA_IFS_CH5DONE_DEFAULT (_DMA_IFS_CH5DONE_DEFAULT << 5)
862 #define DMA_IFS_CH6DONE (0x1UL << 6)
863 #define _DMA_IFS_CH6DONE_SHIFT 6
864 #define _DMA_IFS_CH6DONE_MASK 0x40UL
865 #define _DMA_IFS_CH6DONE_DEFAULT 0x00000000UL
866 #define DMA_IFS_CH6DONE_DEFAULT (_DMA_IFS_CH6DONE_DEFAULT << 6)
867 #define DMA_IFS_CH7DONE (0x1UL << 7)
868 #define _DMA_IFS_CH7DONE_SHIFT 7
869 #define _DMA_IFS_CH7DONE_MASK 0x80UL
870 #define _DMA_IFS_CH7DONE_DEFAULT 0x00000000UL
871 #define DMA_IFS_CH7DONE_DEFAULT (_DMA_IFS_CH7DONE_DEFAULT << 7)
872 #define DMA_IFS_ERR (0x1UL << 31)
873 #define _DMA_IFS_ERR_SHIFT 31
874 #define _DMA_IFS_ERR_MASK 0x80000000UL
875 #define _DMA_IFS_ERR_DEFAULT 0x00000000UL
876 #define DMA_IFS_ERR_DEFAULT (_DMA_IFS_ERR_DEFAULT << 31)
878 /* Bit fields for DMA IFC */
879 #define _DMA_IFC_RESETVALUE 0x00000000UL
880 #define _DMA_IFC_MASK 0x800000FFUL
881 #define DMA_IFC_CH0DONE (0x1UL << 0)
882 #define _DMA_IFC_CH0DONE_SHIFT 0
883 #define _DMA_IFC_CH0DONE_MASK 0x1UL
884 #define _DMA_IFC_CH0DONE_DEFAULT 0x00000000UL
885 #define DMA_IFC_CH0DONE_DEFAULT (_DMA_IFC_CH0DONE_DEFAULT << 0)
886 #define DMA_IFC_CH1DONE (0x1UL << 1)
887 #define _DMA_IFC_CH1DONE_SHIFT 1
888 #define _DMA_IFC_CH1DONE_MASK 0x2UL
889 #define _DMA_IFC_CH1DONE_DEFAULT 0x00000000UL
890 #define DMA_IFC_CH1DONE_DEFAULT (_DMA_IFC_CH1DONE_DEFAULT << 1)
891 #define DMA_IFC_CH2DONE (0x1UL << 2)
892 #define _DMA_IFC_CH2DONE_SHIFT 2
893 #define _DMA_IFC_CH2DONE_MASK 0x4UL
894 #define _DMA_IFC_CH2DONE_DEFAULT 0x00000000UL
895 #define DMA_IFC_CH2DONE_DEFAULT (_DMA_IFC_CH2DONE_DEFAULT << 2)
896 #define DMA_IFC_CH3DONE (0x1UL << 3)
897 #define _DMA_IFC_CH3DONE_SHIFT 3
898 #define _DMA_IFC_CH3DONE_MASK 0x8UL
899 #define _DMA_IFC_CH3DONE_DEFAULT 0x00000000UL
900 #define DMA_IFC_CH3DONE_DEFAULT (_DMA_IFC_CH3DONE_DEFAULT << 3)
901 #define DMA_IFC_CH4DONE (0x1UL << 4)
902 #define _DMA_IFC_CH4DONE_SHIFT 4
903 #define _DMA_IFC_CH4DONE_MASK 0x10UL
904 #define _DMA_IFC_CH4DONE_DEFAULT 0x00000000UL
905 #define DMA_IFC_CH4DONE_DEFAULT (_DMA_IFC_CH4DONE_DEFAULT << 4)
906 #define DMA_IFC_CH5DONE (0x1UL << 5)
907 #define _DMA_IFC_CH5DONE_SHIFT 5
908 #define _DMA_IFC_CH5DONE_MASK 0x20UL
909 #define _DMA_IFC_CH5DONE_DEFAULT 0x00000000UL
910 #define DMA_IFC_CH5DONE_DEFAULT (_DMA_IFC_CH5DONE_DEFAULT << 5)
911 #define DMA_IFC_CH6DONE (0x1UL << 6)
912 #define _DMA_IFC_CH6DONE_SHIFT 6
913 #define _DMA_IFC_CH6DONE_MASK 0x40UL
914 #define _DMA_IFC_CH6DONE_DEFAULT 0x00000000UL
915 #define DMA_IFC_CH6DONE_DEFAULT (_DMA_IFC_CH6DONE_DEFAULT << 6)
916 #define DMA_IFC_CH7DONE (0x1UL << 7)
917 #define _DMA_IFC_CH7DONE_SHIFT 7
918 #define _DMA_IFC_CH7DONE_MASK 0x80UL
919 #define _DMA_IFC_CH7DONE_DEFAULT 0x00000000UL
920 #define DMA_IFC_CH7DONE_DEFAULT (_DMA_IFC_CH7DONE_DEFAULT << 7)
921 #define DMA_IFC_ERR (0x1UL << 31)
922 #define _DMA_IFC_ERR_SHIFT 31
923 #define _DMA_IFC_ERR_MASK 0x80000000UL
924 #define _DMA_IFC_ERR_DEFAULT 0x00000000UL
925 #define DMA_IFC_ERR_DEFAULT (_DMA_IFC_ERR_DEFAULT << 31)
927 /* Bit fields for DMA IEN */
928 #define _DMA_IEN_RESETVALUE 0x00000000UL
929 #define _DMA_IEN_MASK 0x800000FFUL
930 #define DMA_IEN_CH0DONE (0x1UL << 0)
931 #define _DMA_IEN_CH0DONE_SHIFT 0
932 #define _DMA_IEN_CH0DONE_MASK 0x1UL
933 #define _DMA_IEN_CH0DONE_DEFAULT 0x00000000UL
934 #define DMA_IEN_CH0DONE_DEFAULT (_DMA_IEN_CH0DONE_DEFAULT << 0)
935 #define DMA_IEN_CH1DONE (0x1UL << 1)
936 #define _DMA_IEN_CH1DONE_SHIFT 1
937 #define _DMA_IEN_CH1DONE_MASK 0x2UL
938 #define _DMA_IEN_CH1DONE_DEFAULT 0x00000000UL
939 #define DMA_IEN_CH1DONE_DEFAULT (_DMA_IEN_CH1DONE_DEFAULT << 1)
940 #define DMA_IEN_CH2DONE (0x1UL << 2)
941 #define _DMA_IEN_CH2DONE_SHIFT 2
942 #define _DMA_IEN_CH2DONE_MASK 0x4UL
943 #define _DMA_IEN_CH2DONE_DEFAULT 0x00000000UL
944 #define DMA_IEN_CH2DONE_DEFAULT (_DMA_IEN_CH2DONE_DEFAULT << 2)
945 #define DMA_IEN_CH3DONE (0x1UL << 3)
946 #define _DMA_IEN_CH3DONE_SHIFT 3
947 #define _DMA_IEN_CH3DONE_MASK 0x8UL
948 #define _DMA_IEN_CH3DONE_DEFAULT 0x00000000UL
949 #define DMA_IEN_CH3DONE_DEFAULT (_DMA_IEN_CH3DONE_DEFAULT << 3)
950 #define DMA_IEN_CH4DONE (0x1UL << 4)
951 #define _DMA_IEN_CH4DONE_SHIFT 4
952 #define _DMA_IEN_CH4DONE_MASK 0x10UL
953 #define _DMA_IEN_CH4DONE_DEFAULT 0x00000000UL
954 #define DMA_IEN_CH4DONE_DEFAULT (_DMA_IEN_CH4DONE_DEFAULT << 4)
955 #define DMA_IEN_CH5DONE (0x1UL << 5)
956 #define _DMA_IEN_CH5DONE_SHIFT 5
957 #define _DMA_IEN_CH5DONE_MASK 0x20UL
958 #define _DMA_IEN_CH5DONE_DEFAULT 0x00000000UL
959 #define DMA_IEN_CH5DONE_DEFAULT (_DMA_IEN_CH5DONE_DEFAULT << 5)
960 #define DMA_IEN_CH6DONE (0x1UL << 6)
961 #define _DMA_IEN_CH6DONE_SHIFT 6
962 #define _DMA_IEN_CH6DONE_MASK 0x40UL
963 #define _DMA_IEN_CH6DONE_DEFAULT 0x00000000UL
964 #define DMA_IEN_CH6DONE_DEFAULT (_DMA_IEN_CH6DONE_DEFAULT << 6)
965 #define DMA_IEN_CH7DONE (0x1UL << 7)
966 #define _DMA_IEN_CH7DONE_SHIFT 7
967 #define _DMA_IEN_CH7DONE_MASK 0x80UL
968 #define _DMA_IEN_CH7DONE_DEFAULT 0x00000000UL
969 #define DMA_IEN_CH7DONE_DEFAULT (_DMA_IEN_CH7DONE_DEFAULT << 7)
970 #define DMA_IEN_ERR (0x1UL << 31)
971 #define _DMA_IEN_ERR_SHIFT 31
972 #define _DMA_IEN_ERR_MASK 0x80000000UL
973 #define _DMA_IEN_ERR_DEFAULT 0x00000000UL
974 #define DMA_IEN_ERR_DEFAULT (_DMA_IEN_ERR_DEFAULT << 31)
976 /* Bit fields for DMA CH_CTRL */
977 #define _DMA_CH_CTRL_RESETVALUE 0x00000000UL
978 #define _DMA_CH_CTRL_MASK 0x003F000FUL
979 #define _DMA_CH_CTRL_SIGSEL_SHIFT 0
980 #define _DMA_CH_CTRL_SIGSEL_MASK 0xFUL
981 #define _DMA_CH_CTRL_SIGSEL_ADC0SINGLE 0x00000000UL
982 #define _DMA_CH_CTRL_SIGSEL_DAC0CH0 0x00000000UL
983 #define _DMA_CH_CTRL_SIGSEL_USART0RXDATAV 0x00000000UL
984 #define _DMA_CH_CTRL_SIGSEL_USART1RXDATAV 0x00000000UL
985 #define _DMA_CH_CTRL_SIGSEL_USART2RXDATAV 0x00000000UL
986 #define _DMA_CH_CTRL_SIGSEL_LEUART0RXDATAV 0x00000000UL
987 #define _DMA_CH_CTRL_SIGSEL_LEUART1RXDATAV 0x00000000UL
988 #define _DMA_CH_CTRL_SIGSEL_I2C0RXDATAV 0x00000000UL
989 #define _DMA_CH_CTRL_SIGSEL_TIMER0UFOF 0x00000000UL
990 #define _DMA_CH_CTRL_SIGSEL_TIMER1UFOF 0x00000000UL
991 #define _DMA_CH_CTRL_SIGSEL_TIMER2UFOF 0x00000000UL
992 #define _DMA_CH_CTRL_SIGSEL_UART0RXDATAV 0x00000000UL
993 #define _DMA_CH_CTRL_SIGSEL_MSCWDATA 0x00000000UL
994 #define _DMA_CH_CTRL_SIGSEL_AESDATAWR 0x00000000UL
995 #define _DMA_CH_CTRL_SIGSEL_ADC0SCAN 0x00000001UL
996 #define _DMA_CH_CTRL_SIGSEL_DAC0CH1 0x00000001UL
997 #define _DMA_CH_CTRL_SIGSEL_USART0TXBL 0x00000001UL
998 #define _DMA_CH_CTRL_SIGSEL_USART1TXBL 0x00000001UL
999 #define _DMA_CH_CTRL_SIGSEL_USART2TXBL 0x00000001UL
1000 #define _DMA_CH_CTRL_SIGSEL_LEUART0TXBL 0x00000001UL
1001 #define _DMA_CH_CTRL_SIGSEL_LEUART1TXBL 0x00000001UL
1002 #define _DMA_CH_CTRL_SIGSEL_I2C0TXBL 0x00000001UL
1003 #define _DMA_CH_CTRL_SIGSEL_TIMER0CC0 0x00000001UL
1004 #define _DMA_CH_CTRL_SIGSEL_TIMER1CC0 0x00000001UL
1005 #define _DMA_CH_CTRL_SIGSEL_TIMER2CC0 0x00000001UL
1006 #define _DMA_CH_CTRL_SIGSEL_UART0TXBL 0x00000001UL
1007 #define _DMA_CH_CTRL_SIGSEL_AESXORDATAWR 0x00000001UL
1008 #define _DMA_CH_CTRL_SIGSEL_USART0TXEMPTY 0x00000002UL
1009 #define _DMA_CH_CTRL_SIGSEL_USART1TXEMPTY 0x00000002UL
1010 #define _DMA_CH_CTRL_SIGSEL_USART2TXEMPTY 0x00000002UL
1011 #define _DMA_CH_CTRL_SIGSEL_LEUART0TXEMPTY 0x00000002UL
1012 #define _DMA_CH_CTRL_SIGSEL_LEUART1TXEMPTY 0x00000002UL
1013 #define _DMA_CH_CTRL_SIGSEL_TIMER0CC1 0x00000002UL
1014 #define _DMA_CH_CTRL_SIGSEL_TIMER1CC1 0x00000002UL
1015 #define _DMA_CH_CTRL_SIGSEL_TIMER2CC1 0x00000002UL
1016 #define _DMA_CH_CTRL_SIGSEL_UART0TXEMPTY 0x00000002UL
1017 #define _DMA_CH_CTRL_SIGSEL_AESDATARD 0x00000002UL
1018 #define _DMA_CH_CTRL_SIGSEL_TIMER0CC2 0x00000003UL
1019 #define _DMA_CH_CTRL_SIGSEL_TIMER1CC2 0x00000003UL
1020 #define _DMA_CH_CTRL_SIGSEL_TIMER2CC2 0x00000003UL
1021 #define _DMA_CH_CTRL_SIGSEL_AESKEYWR 0x00000003UL
1022 #define DMA_CH_CTRL_SIGSEL_ADC0SINGLE (_DMA_CH_CTRL_SIGSEL_ADC0SINGLE << 0)
1023 #define DMA_CH_CTRL_SIGSEL_DAC0CH0 (_DMA_CH_CTRL_SIGSEL_DAC0CH0 << 0)
1024 #define DMA_CH_CTRL_SIGSEL_USART0RXDATAV (_DMA_CH_CTRL_SIGSEL_USART0RXDATAV << 0)
1025 #define DMA_CH_CTRL_SIGSEL_USART1RXDATAV (_DMA_CH_CTRL_SIGSEL_USART1RXDATAV << 0)
1026 #define DMA_CH_CTRL_SIGSEL_USART2RXDATAV (_DMA_CH_CTRL_SIGSEL_USART2RXDATAV << 0)
1027 #define DMA_CH_CTRL_SIGSEL_LEUART0RXDATAV (_DMA_CH_CTRL_SIGSEL_LEUART0RXDATAV << 0)
1028 #define DMA_CH_CTRL_SIGSEL_LEUART1RXDATAV (_DMA_CH_CTRL_SIGSEL_LEUART1RXDATAV << 0)
1029 #define DMA_CH_CTRL_SIGSEL_I2C0RXDATAV (_DMA_CH_CTRL_SIGSEL_I2C0RXDATAV << 0)
1030 #define DMA_CH_CTRL_SIGSEL_TIMER0UFOF (_DMA_CH_CTRL_SIGSEL_TIMER0UFOF << 0)
1031 #define DMA_CH_CTRL_SIGSEL_TIMER1UFOF (_DMA_CH_CTRL_SIGSEL_TIMER1UFOF << 0)
1032 #define DMA_CH_CTRL_SIGSEL_TIMER2UFOF (_DMA_CH_CTRL_SIGSEL_TIMER2UFOF << 0)
1033 #define DMA_CH_CTRL_SIGSEL_UART0RXDATAV (_DMA_CH_CTRL_SIGSEL_UART0RXDATAV << 0)
1034 #define DMA_CH_CTRL_SIGSEL_MSCWDATA (_DMA_CH_CTRL_SIGSEL_MSCWDATA << 0)
1035 #define DMA_CH_CTRL_SIGSEL_AESDATAWR (_DMA_CH_CTRL_SIGSEL_AESDATAWR << 0)
1036 #define DMA_CH_CTRL_SIGSEL_ADC0SCAN (_DMA_CH_CTRL_SIGSEL_ADC0SCAN << 0)
1037 #define DMA_CH_CTRL_SIGSEL_DAC0CH1 (_DMA_CH_CTRL_SIGSEL_DAC0CH1 << 0)
1038 #define DMA_CH_CTRL_SIGSEL_USART0TXBL (_DMA_CH_CTRL_SIGSEL_USART0TXBL << 0)
1039 #define DMA_CH_CTRL_SIGSEL_USART1TXBL (_DMA_CH_CTRL_SIGSEL_USART1TXBL << 0)
1040 #define DMA_CH_CTRL_SIGSEL_USART2TXBL (_DMA_CH_CTRL_SIGSEL_USART2TXBL << 0)
1041 #define DMA_CH_CTRL_SIGSEL_LEUART0TXBL (_DMA_CH_CTRL_SIGSEL_LEUART0TXBL << 0)
1042 #define DMA_CH_CTRL_SIGSEL_LEUART1TXBL (_DMA_CH_CTRL_SIGSEL_LEUART1TXBL << 0)
1043 #define DMA_CH_CTRL_SIGSEL_I2C0TXBL (_DMA_CH_CTRL_SIGSEL_I2C0TXBL << 0)
1044 #define DMA_CH_CTRL_SIGSEL_TIMER0CC0 (_DMA_CH_CTRL_SIGSEL_TIMER0CC0 << 0)
1045 #define DMA_CH_CTRL_SIGSEL_TIMER1CC0 (_DMA_CH_CTRL_SIGSEL_TIMER1CC0 << 0)
1046 #define DMA_CH_CTRL_SIGSEL_TIMER2CC0 (_DMA_CH_CTRL_SIGSEL_TIMER2CC0 << 0)
1047 #define DMA_CH_CTRL_SIGSEL_UART0TXBL (_DMA_CH_CTRL_SIGSEL_UART0TXBL << 0)
1048 #define DMA_CH_CTRL_SIGSEL_AESXORDATAWR (_DMA_CH_CTRL_SIGSEL_AESXORDATAWR << 0)
1049 #define DMA_CH_CTRL_SIGSEL_USART0TXEMPTY (_DMA_CH_CTRL_SIGSEL_USART0TXEMPTY << 0)
1050 #define DMA_CH_CTRL_SIGSEL_USART1TXEMPTY (_DMA_CH_CTRL_SIGSEL_USART1TXEMPTY << 0)
1051 #define DMA_CH_CTRL_SIGSEL_USART2TXEMPTY (_DMA_CH_CTRL_SIGSEL_USART2TXEMPTY << 0)
1052 #define DMA_CH_CTRL_SIGSEL_LEUART0TXEMPTY (_DMA_CH_CTRL_SIGSEL_LEUART0TXEMPTY << 0)
1053 #define DMA_CH_CTRL_SIGSEL_LEUART1TXEMPTY (_DMA_CH_CTRL_SIGSEL_LEUART1TXEMPTY << 0)
1054 #define DMA_CH_CTRL_SIGSEL_TIMER0CC1 (_DMA_CH_CTRL_SIGSEL_TIMER0CC1 << 0)
1055 #define DMA_CH_CTRL_SIGSEL_TIMER1CC1 (_DMA_CH_CTRL_SIGSEL_TIMER1CC1 << 0)
1056 #define DMA_CH_CTRL_SIGSEL_TIMER2CC1 (_DMA_CH_CTRL_SIGSEL_TIMER2CC1 << 0)
1057 #define DMA_CH_CTRL_SIGSEL_UART0TXEMPTY (_DMA_CH_CTRL_SIGSEL_UART0TXEMPTY << 0)
1058 #define DMA_CH_CTRL_SIGSEL_AESDATARD (_DMA_CH_CTRL_SIGSEL_AESDATARD << 0)
1059 #define DMA_CH_CTRL_SIGSEL_TIMER0CC2 (_DMA_CH_CTRL_SIGSEL_TIMER0CC2 << 0)
1060 #define DMA_CH_CTRL_SIGSEL_TIMER1CC2 (_DMA_CH_CTRL_SIGSEL_TIMER1CC2 << 0)
1061 #define DMA_CH_CTRL_SIGSEL_TIMER2CC2 (_DMA_CH_CTRL_SIGSEL_TIMER2CC2 << 0)
1062 #define DMA_CH_CTRL_SIGSEL_AESKEYWR (_DMA_CH_CTRL_SIGSEL_AESKEYWR << 0)
1063 #define _DMA_CH_CTRL_SOURCESEL_SHIFT 16
1064 #define _DMA_CH_CTRL_SOURCESEL_MASK 0x3F0000UL
1065 #define _DMA_CH_CTRL_SOURCESEL_NONE 0x00000000UL
1066 #define _DMA_CH_CTRL_SOURCESEL_ADC0 0x00000008UL
1067 #define _DMA_CH_CTRL_SOURCESEL_DAC0 0x0000000AUL
1068 #define _DMA_CH_CTRL_SOURCESEL_USART0 0x0000000CUL
1069 #define _DMA_CH_CTRL_SOURCESEL_USART1 0x0000000DUL
1070 #define _DMA_CH_CTRL_SOURCESEL_USART2 0x0000000EUL
1071 #define _DMA_CH_CTRL_SOURCESEL_LEUART0 0x00000010UL
1072 #define _DMA_CH_CTRL_SOURCESEL_LEUART1 0x00000011UL
1073 #define _DMA_CH_CTRL_SOURCESEL_I2C0 0x00000014UL
1074 #define _DMA_CH_CTRL_SOURCESEL_TIMER0 0x00000018UL
1075 #define _DMA_CH_CTRL_SOURCESEL_TIMER1 0x00000019UL
1076 #define _DMA_CH_CTRL_SOURCESEL_TIMER2 0x0000001AUL
1077 #define _DMA_CH_CTRL_SOURCESEL_UART0 0x0000002CUL
1078 #define _DMA_CH_CTRL_SOURCESEL_MSC 0x00000030UL
1079 #define _DMA_CH_CTRL_SOURCESEL_AES 0x00000031UL
1080 #define DMA_CH_CTRL_SOURCESEL_NONE (_DMA_CH_CTRL_SOURCESEL_NONE << 16)
1081 #define DMA_CH_CTRL_SOURCESEL_ADC0 (_DMA_CH_CTRL_SOURCESEL_ADC0 << 16)
1082 #define DMA_CH_CTRL_SOURCESEL_DAC0 (_DMA_CH_CTRL_SOURCESEL_DAC0 << 16)
1083 #define DMA_CH_CTRL_SOURCESEL_USART0 (_DMA_CH_CTRL_SOURCESEL_USART0 << 16)
1084 #define DMA_CH_CTRL_SOURCESEL_USART1 (_DMA_CH_CTRL_SOURCESEL_USART1 << 16)
1085 #define DMA_CH_CTRL_SOURCESEL_USART2 (_DMA_CH_CTRL_SOURCESEL_USART2 << 16)
1086 #define DMA_CH_CTRL_SOURCESEL_LEUART0 (_DMA_CH_CTRL_SOURCESEL_LEUART0 << 16)
1087 #define DMA_CH_CTRL_SOURCESEL_LEUART1 (_DMA_CH_CTRL_SOURCESEL_LEUART1 << 16)
1088 #define DMA_CH_CTRL_SOURCESEL_I2C0 (_DMA_CH_CTRL_SOURCESEL_I2C0 << 16)
1089 #define DMA_CH_CTRL_SOURCESEL_TIMER0 (_DMA_CH_CTRL_SOURCESEL_TIMER0 << 16)
1090 #define DMA_CH_CTRL_SOURCESEL_TIMER1 (_DMA_CH_CTRL_SOURCESEL_TIMER1 << 16)
1091 #define DMA_CH_CTRL_SOURCESEL_TIMER2 (_DMA_CH_CTRL_SOURCESEL_TIMER2 << 16)
1092 #define DMA_CH_CTRL_SOURCESEL_UART0 (_DMA_CH_CTRL_SOURCESEL_UART0 << 16)
1093 #define DMA_CH_CTRL_SOURCESEL_MSC (_DMA_CH_CTRL_SOURCESEL_MSC << 16)
1094 #define DMA_CH_CTRL_SOURCESEL_AES (_DMA_CH_CTRL_SOURCESEL_AES << 16)
__OM uint32_t CHREQMASKC
Definition: efm32g_dma.h:52
__IM uint32_t CHSREQSTATUS
Definition: efm32g_dma.h:64
__IOM uint32_t IFC
Definition: efm32g_dma.h:69
__IOM uint32_t CHENS
Definition: efm32g_dma.h:53
__OM uint32_t CHPRIC
Definition: efm32g_dma.h:58
__IM uint32_t IF
Definition: efm32g_dma.h:67
__IM uint32_t CHWAITSTATUS
Definition: efm32g_dma.h:47
__IM uint32_t CHREQSTATUS
Definition: efm32g_dma.h:62
__IOM uint32_t CTRLBASE
Definition: efm32g_dma.h:45
__OM uint32_t CHUSEBURSTC
Definition: efm32g_dma.h:50
__IOM uint32_t CHALTS
Definition: efm32g_dma.h:55
__IOM uint32_t CHUSEBURSTS
Definition: efm32g_dma.h:49
__IOM uint32_t CHREQMASKS
Definition: efm32g_dma.h:51
__OM uint32_t CHENC
Definition: efm32g_dma.h:54
__IM uint32_t STATUS
Definition: efm32g_dma.h:43
DMA_CH EFM32G DMA CH.
Definition: efm32g_dma_ch.h:39
__IM uint32_t ALTCTRLBASE
Definition: efm32g_dma.h:46
__OM uint32_t CONFIG
Definition: efm32g_dma.h:44
__OM uint32_t CHSWREQ
Definition: efm32g_dma.h:48
__IOM uint32_t ERRORC
Definition: efm32g_dma.h:60
__OM uint32_t CHALTC
Definition: efm32g_dma.h:56
__IOM uint32_t IEN
Definition: efm32g_dma.h:70
__IOM uint32_t CHPRIS
Definition: efm32g_dma.h:57
__IOM uint32_t IFS
Definition: efm32g_dma.h:68