59 uint32_t RESERVED0[3];
61 uint32_t RESERVED1[880];
63 uint32_t RESERVED2[1];
66 uint32_t RESERVED3[121];
72 uint32_t RESERVED4[60];
82 #define _DMA_STATUS_RESETVALUE 0x10070000UL
83 #define _DMA_STATUS_MASK 0x001F00F1UL
84 #define DMA_STATUS_EN (0x1UL << 0)
85 #define _DMA_STATUS_EN_SHIFT 0
86 #define _DMA_STATUS_EN_MASK 0x1UL
87 #define _DMA_STATUS_EN_DEFAULT 0x00000000UL
88 #define DMA_STATUS_EN_DEFAULT (_DMA_STATUS_EN_DEFAULT << 0)
89 #define _DMA_STATUS_STATE_SHIFT 4
90 #define _DMA_STATUS_STATE_MASK 0xF0UL
91 #define _DMA_STATUS_STATE_DEFAULT 0x00000000UL
92 #define _DMA_STATUS_STATE_IDLE 0x00000000UL
93 #define _DMA_STATUS_STATE_RDCHCTRLDATA 0x00000001UL
94 #define _DMA_STATUS_STATE_RDSRCENDPTR 0x00000002UL
95 #define _DMA_STATUS_STATE_RDDSTENDPTR 0x00000003UL
96 #define _DMA_STATUS_STATE_RDSRCDATA 0x00000004UL
97 #define _DMA_STATUS_STATE_WRDSTDATA 0x00000005UL
98 #define _DMA_STATUS_STATE_WAITREQCLR 0x00000006UL
99 #define _DMA_STATUS_STATE_WRCHCTRLDATA 0x00000007UL
100 #define _DMA_STATUS_STATE_STALLED 0x00000008UL
101 #define _DMA_STATUS_STATE_DONE 0x00000009UL
102 #define _DMA_STATUS_STATE_PERSCATTRANS 0x0000000AUL
103 #define DMA_STATUS_STATE_DEFAULT (_DMA_STATUS_STATE_DEFAULT << 4)
104 #define DMA_STATUS_STATE_IDLE (_DMA_STATUS_STATE_IDLE << 4)
105 #define DMA_STATUS_STATE_RDCHCTRLDATA (_DMA_STATUS_STATE_RDCHCTRLDATA << 4)
106 #define DMA_STATUS_STATE_RDSRCENDPTR (_DMA_STATUS_STATE_RDSRCENDPTR << 4)
107 #define DMA_STATUS_STATE_RDDSTENDPTR (_DMA_STATUS_STATE_RDDSTENDPTR << 4)
108 #define DMA_STATUS_STATE_RDSRCDATA (_DMA_STATUS_STATE_RDSRCDATA << 4)
109 #define DMA_STATUS_STATE_WRDSTDATA (_DMA_STATUS_STATE_WRDSTDATA << 4)
110 #define DMA_STATUS_STATE_WAITREQCLR (_DMA_STATUS_STATE_WAITREQCLR << 4)
111 #define DMA_STATUS_STATE_WRCHCTRLDATA (_DMA_STATUS_STATE_WRCHCTRLDATA << 4)
112 #define DMA_STATUS_STATE_STALLED (_DMA_STATUS_STATE_STALLED << 4)
113 #define DMA_STATUS_STATE_DONE (_DMA_STATUS_STATE_DONE << 4)
114 #define DMA_STATUS_STATE_PERSCATTRANS (_DMA_STATUS_STATE_PERSCATTRANS << 4)
115 #define _DMA_STATUS_CHNUM_SHIFT 16
116 #define _DMA_STATUS_CHNUM_MASK 0x1F0000UL
117 #define _DMA_STATUS_CHNUM_DEFAULT 0x00000007UL
118 #define DMA_STATUS_CHNUM_DEFAULT (_DMA_STATUS_CHNUM_DEFAULT << 16)
121 #define _DMA_CONFIG_RESETVALUE 0x00000000UL
122 #define _DMA_CONFIG_MASK 0x00000021UL
123 #define DMA_CONFIG_EN (0x1UL << 0)
124 #define _DMA_CONFIG_EN_SHIFT 0
125 #define _DMA_CONFIG_EN_MASK 0x1UL
126 #define _DMA_CONFIG_EN_DEFAULT 0x00000000UL
127 #define DMA_CONFIG_EN_DEFAULT (_DMA_CONFIG_EN_DEFAULT << 0)
128 #define DMA_CONFIG_CHPROT (0x1UL << 5)
129 #define _DMA_CONFIG_CHPROT_SHIFT 5
130 #define _DMA_CONFIG_CHPROT_MASK 0x20UL
131 #define _DMA_CONFIG_CHPROT_DEFAULT 0x00000000UL
132 #define DMA_CONFIG_CHPROT_DEFAULT (_DMA_CONFIG_CHPROT_DEFAULT << 5)
135 #define _DMA_CTRLBASE_RESETVALUE 0x00000000UL
136 #define _DMA_CTRLBASE_MASK 0xFFFFFFFFUL
137 #define _DMA_CTRLBASE_CTRLBASE_SHIFT 0
138 #define _DMA_CTRLBASE_CTRLBASE_MASK 0xFFFFFFFFUL
139 #define _DMA_CTRLBASE_CTRLBASE_DEFAULT 0x00000000UL
140 #define DMA_CTRLBASE_CTRLBASE_DEFAULT (_DMA_CTRLBASE_CTRLBASE_DEFAULT << 0)
143 #define _DMA_ALTCTRLBASE_RESETVALUE 0x00000080UL
144 #define _DMA_ALTCTRLBASE_MASK 0xFFFFFFFFUL
145 #define _DMA_ALTCTRLBASE_ALTCTRLBASE_SHIFT 0
146 #define _DMA_ALTCTRLBASE_ALTCTRLBASE_MASK 0xFFFFFFFFUL
147 #define _DMA_ALTCTRLBASE_ALTCTRLBASE_DEFAULT 0x00000080UL
148 #define DMA_ALTCTRLBASE_ALTCTRLBASE_DEFAULT (_DMA_ALTCTRLBASE_ALTCTRLBASE_DEFAULT << 0)
151 #define _DMA_CHWAITSTATUS_RESETVALUE 0x000000FFUL
152 #define _DMA_CHWAITSTATUS_MASK 0x000000FFUL
153 #define DMA_CHWAITSTATUS_CH0WAITSTATUS (0x1UL << 0)
154 #define _DMA_CHWAITSTATUS_CH0WAITSTATUS_SHIFT 0
155 #define _DMA_CHWAITSTATUS_CH0WAITSTATUS_MASK 0x1UL
156 #define _DMA_CHWAITSTATUS_CH0WAITSTATUS_DEFAULT 0x00000001UL
157 #define DMA_CHWAITSTATUS_CH0WAITSTATUS_DEFAULT (_DMA_CHWAITSTATUS_CH0WAITSTATUS_DEFAULT << 0)
158 #define DMA_CHWAITSTATUS_CH1WAITSTATUS (0x1UL << 1)
159 #define _DMA_CHWAITSTATUS_CH1WAITSTATUS_SHIFT 1
160 #define _DMA_CHWAITSTATUS_CH1WAITSTATUS_MASK 0x2UL
161 #define _DMA_CHWAITSTATUS_CH1WAITSTATUS_DEFAULT 0x00000001UL
162 #define DMA_CHWAITSTATUS_CH1WAITSTATUS_DEFAULT (_DMA_CHWAITSTATUS_CH1WAITSTATUS_DEFAULT << 1)
163 #define DMA_CHWAITSTATUS_CH2WAITSTATUS (0x1UL << 2)
164 #define _DMA_CHWAITSTATUS_CH2WAITSTATUS_SHIFT 2
165 #define _DMA_CHWAITSTATUS_CH2WAITSTATUS_MASK 0x4UL
166 #define _DMA_CHWAITSTATUS_CH2WAITSTATUS_DEFAULT 0x00000001UL
167 #define DMA_CHWAITSTATUS_CH2WAITSTATUS_DEFAULT (_DMA_CHWAITSTATUS_CH2WAITSTATUS_DEFAULT << 2)
168 #define DMA_CHWAITSTATUS_CH3WAITSTATUS (0x1UL << 3)
169 #define _DMA_CHWAITSTATUS_CH3WAITSTATUS_SHIFT 3
170 #define _DMA_CHWAITSTATUS_CH3WAITSTATUS_MASK 0x8UL
171 #define _DMA_CHWAITSTATUS_CH3WAITSTATUS_DEFAULT 0x00000001UL
172 #define DMA_CHWAITSTATUS_CH3WAITSTATUS_DEFAULT (_DMA_CHWAITSTATUS_CH3WAITSTATUS_DEFAULT << 3)
173 #define DMA_CHWAITSTATUS_CH4WAITSTATUS (0x1UL << 4)
174 #define _DMA_CHWAITSTATUS_CH4WAITSTATUS_SHIFT 4
175 #define _DMA_CHWAITSTATUS_CH4WAITSTATUS_MASK 0x10UL
176 #define _DMA_CHWAITSTATUS_CH4WAITSTATUS_DEFAULT 0x00000001UL
177 #define DMA_CHWAITSTATUS_CH4WAITSTATUS_DEFAULT (_DMA_CHWAITSTATUS_CH4WAITSTATUS_DEFAULT << 4)
178 #define DMA_CHWAITSTATUS_CH5WAITSTATUS (0x1UL << 5)
179 #define _DMA_CHWAITSTATUS_CH5WAITSTATUS_SHIFT 5
180 #define _DMA_CHWAITSTATUS_CH5WAITSTATUS_MASK 0x20UL
181 #define _DMA_CHWAITSTATUS_CH5WAITSTATUS_DEFAULT 0x00000001UL
182 #define DMA_CHWAITSTATUS_CH5WAITSTATUS_DEFAULT (_DMA_CHWAITSTATUS_CH5WAITSTATUS_DEFAULT << 5)
183 #define DMA_CHWAITSTATUS_CH6WAITSTATUS (0x1UL << 6)
184 #define _DMA_CHWAITSTATUS_CH6WAITSTATUS_SHIFT 6
185 #define _DMA_CHWAITSTATUS_CH6WAITSTATUS_MASK 0x40UL
186 #define _DMA_CHWAITSTATUS_CH6WAITSTATUS_DEFAULT 0x00000001UL
187 #define DMA_CHWAITSTATUS_CH6WAITSTATUS_DEFAULT (_DMA_CHWAITSTATUS_CH6WAITSTATUS_DEFAULT << 6)
188 #define DMA_CHWAITSTATUS_CH7WAITSTATUS (0x1UL << 7)
189 #define _DMA_CHWAITSTATUS_CH7WAITSTATUS_SHIFT 7
190 #define _DMA_CHWAITSTATUS_CH7WAITSTATUS_MASK 0x80UL
191 #define _DMA_CHWAITSTATUS_CH7WAITSTATUS_DEFAULT 0x00000001UL
192 #define DMA_CHWAITSTATUS_CH7WAITSTATUS_DEFAULT (_DMA_CHWAITSTATUS_CH7WAITSTATUS_DEFAULT << 7)
195 #define _DMA_CHSWREQ_RESETVALUE 0x00000000UL
196 #define _DMA_CHSWREQ_MASK 0x000000FFUL
197 #define DMA_CHSWREQ_CH0SWREQ (0x1UL << 0)
198 #define _DMA_CHSWREQ_CH0SWREQ_SHIFT 0
199 #define _DMA_CHSWREQ_CH0SWREQ_MASK 0x1UL
200 #define _DMA_CHSWREQ_CH0SWREQ_DEFAULT 0x00000000UL
201 #define DMA_CHSWREQ_CH0SWREQ_DEFAULT (_DMA_CHSWREQ_CH0SWREQ_DEFAULT << 0)
202 #define DMA_CHSWREQ_CH1SWREQ (0x1UL << 1)
203 #define _DMA_CHSWREQ_CH1SWREQ_SHIFT 1
204 #define _DMA_CHSWREQ_CH1SWREQ_MASK 0x2UL
205 #define _DMA_CHSWREQ_CH1SWREQ_DEFAULT 0x00000000UL
206 #define DMA_CHSWREQ_CH1SWREQ_DEFAULT (_DMA_CHSWREQ_CH1SWREQ_DEFAULT << 1)
207 #define DMA_CHSWREQ_CH2SWREQ (0x1UL << 2)
208 #define _DMA_CHSWREQ_CH2SWREQ_SHIFT 2
209 #define _DMA_CHSWREQ_CH2SWREQ_MASK 0x4UL
210 #define _DMA_CHSWREQ_CH2SWREQ_DEFAULT 0x00000000UL
211 #define DMA_CHSWREQ_CH2SWREQ_DEFAULT (_DMA_CHSWREQ_CH2SWREQ_DEFAULT << 2)
212 #define DMA_CHSWREQ_CH3SWREQ (0x1UL << 3)
213 #define _DMA_CHSWREQ_CH3SWREQ_SHIFT 3
214 #define _DMA_CHSWREQ_CH3SWREQ_MASK 0x8UL
215 #define _DMA_CHSWREQ_CH3SWREQ_DEFAULT 0x00000000UL
216 #define DMA_CHSWREQ_CH3SWREQ_DEFAULT (_DMA_CHSWREQ_CH3SWREQ_DEFAULT << 3)
217 #define DMA_CHSWREQ_CH4SWREQ (0x1UL << 4)
218 #define _DMA_CHSWREQ_CH4SWREQ_SHIFT 4
219 #define _DMA_CHSWREQ_CH4SWREQ_MASK 0x10UL
220 #define _DMA_CHSWREQ_CH4SWREQ_DEFAULT 0x00000000UL
221 #define DMA_CHSWREQ_CH4SWREQ_DEFAULT (_DMA_CHSWREQ_CH4SWREQ_DEFAULT << 4)
222 #define DMA_CHSWREQ_CH5SWREQ (0x1UL << 5)
223 #define _DMA_CHSWREQ_CH5SWREQ_SHIFT 5
224 #define _DMA_CHSWREQ_CH5SWREQ_MASK 0x20UL
225 #define _DMA_CHSWREQ_CH5SWREQ_DEFAULT 0x00000000UL
226 #define DMA_CHSWREQ_CH5SWREQ_DEFAULT (_DMA_CHSWREQ_CH5SWREQ_DEFAULT << 5)
227 #define DMA_CHSWREQ_CH6SWREQ (0x1UL << 6)
228 #define _DMA_CHSWREQ_CH6SWREQ_SHIFT 6
229 #define _DMA_CHSWREQ_CH6SWREQ_MASK 0x40UL
230 #define _DMA_CHSWREQ_CH6SWREQ_DEFAULT 0x00000000UL
231 #define DMA_CHSWREQ_CH6SWREQ_DEFAULT (_DMA_CHSWREQ_CH6SWREQ_DEFAULT << 6)
232 #define DMA_CHSWREQ_CH7SWREQ (0x1UL << 7)
233 #define _DMA_CHSWREQ_CH7SWREQ_SHIFT 7
234 #define _DMA_CHSWREQ_CH7SWREQ_MASK 0x80UL
235 #define _DMA_CHSWREQ_CH7SWREQ_DEFAULT 0x00000000UL
236 #define DMA_CHSWREQ_CH7SWREQ_DEFAULT (_DMA_CHSWREQ_CH7SWREQ_DEFAULT << 7)
239 #define _DMA_CHUSEBURSTS_RESETVALUE 0x00000000UL
240 #define _DMA_CHUSEBURSTS_MASK 0x000000FFUL
241 #define DMA_CHUSEBURSTS_CH0USEBURSTS (0x1UL << 0)
242 #define _DMA_CHUSEBURSTS_CH0USEBURSTS_SHIFT 0
243 #define _DMA_CHUSEBURSTS_CH0USEBURSTS_MASK 0x1UL
244 #define _DMA_CHUSEBURSTS_CH0USEBURSTS_DEFAULT 0x00000000UL
245 #define _DMA_CHUSEBURSTS_CH0USEBURSTS_SINGLEANDBURST 0x00000000UL
246 #define _DMA_CHUSEBURSTS_CH0USEBURSTS_BURSTONLY 0x00000001UL
247 #define DMA_CHUSEBURSTS_CH0USEBURSTS_DEFAULT (_DMA_CHUSEBURSTS_CH0USEBURSTS_DEFAULT << 0)
248 #define DMA_CHUSEBURSTS_CH0USEBURSTS_SINGLEANDBURST (_DMA_CHUSEBURSTS_CH0USEBURSTS_SINGLEANDBURST << 0)
249 #define DMA_CHUSEBURSTS_CH0USEBURSTS_BURSTONLY (_DMA_CHUSEBURSTS_CH0USEBURSTS_BURSTONLY << 0)
250 #define DMA_CHUSEBURSTS_CH1USEBURSTS (0x1UL << 1)
251 #define _DMA_CHUSEBURSTS_CH1USEBURSTS_SHIFT 1
252 #define _DMA_CHUSEBURSTS_CH1USEBURSTS_MASK 0x2UL
253 #define _DMA_CHUSEBURSTS_CH1USEBURSTS_DEFAULT 0x00000000UL
254 #define DMA_CHUSEBURSTS_CH1USEBURSTS_DEFAULT (_DMA_CHUSEBURSTS_CH1USEBURSTS_DEFAULT << 1)
255 #define DMA_CHUSEBURSTS_CH2USEBURSTS (0x1UL << 2)
256 #define _DMA_CHUSEBURSTS_CH2USEBURSTS_SHIFT 2
257 #define _DMA_CHUSEBURSTS_CH2USEBURSTS_MASK 0x4UL
258 #define _DMA_CHUSEBURSTS_CH2USEBURSTS_DEFAULT 0x00000000UL
259 #define DMA_CHUSEBURSTS_CH2USEBURSTS_DEFAULT (_DMA_CHUSEBURSTS_CH2USEBURSTS_DEFAULT << 2)
260 #define DMA_CHUSEBURSTS_CH3USEBURSTS (0x1UL << 3)
261 #define _DMA_CHUSEBURSTS_CH3USEBURSTS_SHIFT 3
262 #define _DMA_CHUSEBURSTS_CH3USEBURSTS_MASK 0x8UL
263 #define _DMA_CHUSEBURSTS_CH3USEBURSTS_DEFAULT 0x00000000UL
264 #define DMA_CHUSEBURSTS_CH3USEBURSTS_DEFAULT (_DMA_CHUSEBURSTS_CH3USEBURSTS_DEFAULT << 3)
265 #define DMA_CHUSEBURSTS_CH4USEBURSTS (0x1UL << 4)
266 #define _DMA_CHUSEBURSTS_CH4USEBURSTS_SHIFT 4
267 #define _DMA_CHUSEBURSTS_CH4USEBURSTS_MASK 0x10UL
268 #define _DMA_CHUSEBURSTS_CH4USEBURSTS_DEFAULT 0x00000000UL
269 #define DMA_CHUSEBURSTS_CH4USEBURSTS_DEFAULT (_DMA_CHUSEBURSTS_CH4USEBURSTS_DEFAULT << 4)
270 #define DMA_CHUSEBURSTS_CH5USEBURSTS (0x1UL << 5)
271 #define _DMA_CHUSEBURSTS_CH5USEBURSTS_SHIFT 5
272 #define _DMA_CHUSEBURSTS_CH5USEBURSTS_MASK 0x20UL
273 #define _DMA_CHUSEBURSTS_CH5USEBURSTS_DEFAULT 0x00000000UL
274 #define DMA_CHUSEBURSTS_CH5USEBURSTS_DEFAULT (_DMA_CHUSEBURSTS_CH5USEBURSTS_DEFAULT << 5)
275 #define DMA_CHUSEBURSTS_CH6USEBURSTS (0x1UL << 6)
276 #define _DMA_CHUSEBURSTS_CH6USEBURSTS_SHIFT 6
277 #define _DMA_CHUSEBURSTS_CH6USEBURSTS_MASK 0x40UL
278 #define _DMA_CHUSEBURSTS_CH6USEBURSTS_DEFAULT 0x00000000UL
279 #define DMA_CHUSEBURSTS_CH6USEBURSTS_DEFAULT (_DMA_CHUSEBURSTS_CH6USEBURSTS_DEFAULT << 6)
280 #define DMA_CHUSEBURSTS_CH7USEBURSTS (0x1UL << 7)
281 #define _DMA_CHUSEBURSTS_CH7USEBURSTS_SHIFT 7
282 #define _DMA_CHUSEBURSTS_CH7USEBURSTS_MASK 0x80UL
283 #define _DMA_CHUSEBURSTS_CH7USEBURSTS_DEFAULT 0x00000000UL
284 #define DMA_CHUSEBURSTS_CH7USEBURSTS_DEFAULT (_DMA_CHUSEBURSTS_CH7USEBURSTS_DEFAULT << 7)
287 #define _DMA_CHUSEBURSTC_RESETVALUE 0x00000000UL
288 #define _DMA_CHUSEBURSTC_MASK 0x000000FFUL
289 #define DMA_CHUSEBURSTC_CH0USEBURSTC (0x1UL << 0)
290 #define _DMA_CHUSEBURSTC_CH0USEBURSTC_SHIFT 0
291 #define _DMA_CHUSEBURSTC_CH0USEBURSTC_MASK 0x1UL
292 #define _DMA_CHUSEBURSTC_CH0USEBURSTC_DEFAULT 0x00000000UL
293 #define DMA_CHUSEBURSTC_CH0USEBURSTC_DEFAULT (_DMA_CHUSEBURSTC_CH0USEBURSTC_DEFAULT << 0)
294 #define DMA_CHUSEBURSTC_CH1USEBURSTC (0x1UL << 1)
295 #define _DMA_CHUSEBURSTC_CH1USEBURSTC_SHIFT 1
296 #define _DMA_CHUSEBURSTC_CH1USEBURSTC_MASK 0x2UL
297 #define _DMA_CHUSEBURSTC_CH1USEBURSTC_DEFAULT 0x00000000UL
298 #define DMA_CHUSEBURSTC_CH1USEBURSTC_DEFAULT (_DMA_CHUSEBURSTC_CH1USEBURSTC_DEFAULT << 1)
299 #define DMA_CHUSEBURSTC_CH2USEBURSTC (0x1UL << 2)
300 #define _DMA_CHUSEBURSTC_CH2USEBURSTC_SHIFT 2
301 #define _DMA_CHUSEBURSTC_CH2USEBURSTC_MASK 0x4UL
302 #define _DMA_CHUSEBURSTC_CH2USEBURSTC_DEFAULT 0x00000000UL
303 #define DMA_CHUSEBURSTC_CH2USEBURSTC_DEFAULT (_DMA_CHUSEBURSTC_CH2USEBURSTC_DEFAULT << 2)
304 #define DMA_CHUSEBURSTC_CH3USEBURSTC (0x1UL << 3)
305 #define _DMA_CHUSEBURSTC_CH3USEBURSTC_SHIFT 3
306 #define _DMA_CHUSEBURSTC_CH3USEBURSTC_MASK 0x8UL
307 #define _DMA_CHUSEBURSTC_CH3USEBURSTC_DEFAULT 0x00000000UL
308 #define DMA_CHUSEBURSTC_CH3USEBURSTC_DEFAULT (_DMA_CHUSEBURSTC_CH3USEBURSTC_DEFAULT << 3)
309 #define DMA_CHUSEBURSTC_CH4USEBURSTC (0x1UL << 4)
310 #define _DMA_CHUSEBURSTC_CH4USEBURSTC_SHIFT 4
311 #define _DMA_CHUSEBURSTC_CH4USEBURSTC_MASK 0x10UL
312 #define _DMA_CHUSEBURSTC_CH4USEBURSTC_DEFAULT 0x00000000UL
313 #define DMA_CHUSEBURSTC_CH4USEBURSTC_DEFAULT (_DMA_CHUSEBURSTC_CH4USEBURSTC_DEFAULT << 4)
314 #define DMA_CHUSEBURSTC_CH5USEBURSTC (0x1UL << 5)
315 #define _DMA_CHUSEBURSTC_CH5USEBURSTC_SHIFT 5
316 #define _DMA_CHUSEBURSTC_CH5USEBURSTC_MASK 0x20UL
317 #define _DMA_CHUSEBURSTC_CH5USEBURSTC_DEFAULT 0x00000000UL
318 #define DMA_CHUSEBURSTC_CH5USEBURSTC_DEFAULT (_DMA_CHUSEBURSTC_CH5USEBURSTC_DEFAULT << 5)
319 #define DMA_CHUSEBURSTC_CH6USEBURSTC (0x1UL << 6)
320 #define _DMA_CHUSEBURSTC_CH6USEBURSTC_SHIFT 6
321 #define _DMA_CHUSEBURSTC_CH6USEBURSTC_MASK 0x40UL
322 #define _DMA_CHUSEBURSTC_CH6USEBURSTC_DEFAULT 0x00000000UL
323 #define DMA_CHUSEBURSTC_CH6USEBURSTC_DEFAULT (_DMA_CHUSEBURSTC_CH6USEBURSTC_DEFAULT << 6)
324 #define DMA_CHUSEBURSTC_CH7USEBURSTC (0x1UL << 7)
325 #define _DMA_CHUSEBURSTC_CH7USEBURSTC_SHIFT 7
326 #define _DMA_CHUSEBURSTC_CH7USEBURSTC_MASK 0x80UL
327 #define _DMA_CHUSEBURSTC_CH7USEBURSTC_DEFAULT 0x00000000UL
328 #define DMA_CHUSEBURSTC_CH7USEBURSTC_DEFAULT (_DMA_CHUSEBURSTC_CH7USEBURSTC_DEFAULT << 7)
331 #define _DMA_CHREQMASKS_RESETVALUE 0x00000000UL
332 #define _DMA_CHREQMASKS_MASK 0x000000FFUL
333 #define DMA_CHREQMASKS_CH0REQMASKS (0x1UL << 0)
334 #define _DMA_CHREQMASKS_CH0REQMASKS_SHIFT 0
335 #define _DMA_CHREQMASKS_CH0REQMASKS_MASK 0x1UL
336 #define _DMA_CHREQMASKS_CH0REQMASKS_DEFAULT 0x00000000UL
337 #define DMA_CHREQMASKS_CH0REQMASKS_DEFAULT (_DMA_CHREQMASKS_CH0REQMASKS_DEFAULT << 0)
338 #define DMA_CHREQMASKS_CH1REQMASKS (0x1UL << 1)
339 #define _DMA_CHREQMASKS_CH1REQMASKS_SHIFT 1
340 #define _DMA_CHREQMASKS_CH1REQMASKS_MASK 0x2UL
341 #define _DMA_CHREQMASKS_CH1REQMASKS_DEFAULT 0x00000000UL
342 #define DMA_CHREQMASKS_CH1REQMASKS_DEFAULT (_DMA_CHREQMASKS_CH1REQMASKS_DEFAULT << 1)
343 #define DMA_CHREQMASKS_CH2REQMASKS (0x1UL << 2)
344 #define _DMA_CHREQMASKS_CH2REQMASKS_SHIFT 2
345 #define _DMA_CHREQMASKS_CH2REQMASKS_MASK 0x4UL
346 #define _DMA_CHREQMASKS_CH2REQMASKS_DEFAULT 0x00000000UL
347 #define DMA_CHREQMASKS_CH2REQMASKS_DEFAULT (_DMA_CHREQMASKS_CH2REQMASKS_DEFAULT << 2)
348 #define DMA_CHREQMASKS_CH3REQMASKS (0x1UL << 3)
349 #define _DMA_CHREQMASKS_CH3REQMASKS_SHIFT 3
350 #define _DMA_CHREQMASKS_CH3REQMASKS_MASK 0x8UL
351 #define _DMA_CHREQMASKS_CH3REQMASKS_DEFAULT 0x00000000UL
352 #define DMA_CHREQMASKS_CH3REQMASKS_DEFAULT (_DMA_CHREQMASKS_CH3REQMASKS_DEFAULT << 3)
353 #define DMA_CHREQMASKS_CH4REQMASKS (0x1UL << 4)
354 #define _DMA_CHREQMASKS_CH4REQMASKS_SHIFT 4
355 #define _DMA_CHREQMASKS_CH4REQMASKS_MASK 0x10UL
356 #define _DMA_CHREQMASKS_CH4REQMASKS_DEFAULT 0x00000000UL
357 #define DMA_CHREQMASKS_CH4REQMASKS_DEFAULT (_DMA_CHREQMASKS_CH4REQMASKS_DEFAULT << 4)
358 #define DMA_CHREQMASKS_CH5REQMASKS (0x1UL << 5)
359 #define _DMA_CHREQMASKS_CH5REQMASKS_SHIFT 5
360 #define _DMA_CHREQMASKS_CH5REQMASKS_MASK 0x20UL
361 #define _DMA_CHREQMASKS_CH5REQMASKS_DEFAULT 0x00000000UL
362 #define DMA_CHREQMASKS_CH5REQMASKS_DEFAULT (_DMA_CHREQMASKS_CH5REQMASKS_DEFAULT << 5)
363 #define DMA_CHREQMASKS_CH6REQMASKS (0x1UL << 6)
364 #define _DMA_CHREQMASKS_CH6REQMASKS_SHIFT 6
365 #define _DMA_CHREQMASKS_CH6REQMASKS_MASK 0x40UL
366 #define _DMA_CHREQMASKS_CH6REQMASKS_DEFAULT 0x00000000UL
367 #define DMA_CHREQMASKS_CH6REQMASKS_DEFAULT (_DMA_CHREQMASKS_CH6REQMASKS_DEFAULT << 6)
368 #define DMA_CHREQMASKS_CH7REQMASKS (0x1UL << 7)
369 #define _DMA_CHREQMASKS_CH7REQMASKS_SHIFT 7
370 #define _DMA_CHREQMASKS_CH7REQMASKS_MASK 0x80UL
371 #define _DMA_CHREQMASKS_CH7REQMASKS_DEFAULT 0x00000000UL
372 #define DMA_CHREQMASKS_CH7REQMASKS_DEFAULT (_DMA_CHREQMASKS_CH7REQMASKS_DEFAULT << 7)
375 #define _DMA_CHREQMASKC_RESETVALUE 0x00000000UL
376 #define _DMA_CHREQMASKC_MASK 0x000000FFUL
377 #define DMA_CHREQMASKC_CH0REQMASKC (0x1UL << 0)
378 #define _DMA_CHREQMASKC_CH0REQMASKC_SHIFT 0
379 #define _DMA_CHREQMASKC_CH0REQMASKC_MASK 0x1UL
380 #define _DMA_CHREQMASKC_CH0REQMASKC_DEFAULT 0x00000000UL
381 #define DMA_CHREQMASKC_CH0REQMASKC_DEFAULT (_DMA_CHREQMASKC_CH0REQMASKC_DEFAULT << 0)
382 #define DMA_CHREQMASKC_CH1REQMASKC (0x1UL << 1)
383 #define _DMA_CHREQMASKC_CH1REQMASKC_SHIFT 1
384 #define _DMA_CHREQMASKC_CH1REQMASKC_MASK 0x2UL
385 #define _DMA_CHREQMASKC_CH1REQMASKC_DEFAULT 0x00000000UL
386 #define DMA_CHREQMASKC_CH1REQMASKC_DEFAULT (_DMA_CHREQMASKC_CH1REQMASKC_DEFAULT << 1)
387 #define DMA_CHREQMASKC_CH2REQMASKC (0x1UL << 2)
388 #define _DMA_CHREQMASKC_CH2REQMASKC_SHIFT 2
389 #define _DMA_CHREQMASKC_CH2REQMASKC_MASK 0x4UL
390 #define _DMA_CHREQMASKC_CH2REQMASKC_DEFAULT 0x00000000UL
391 #define DMA_CHREQMASKC_CH2REQMASKC_DEFAULT (_DMA_CHREQMASKC_CH2REQMASKC_DEFAULT << 2)
392 #define DMA_CHREQMASKC_CH3REQMASKC (0x1UL << 3)
393 #define _DMA_CHREQMASKC_CH3REQMASKC_SHIFT 3
394 #define _DMA_CHREQMASKC_CH3REQMASKC_MASK 0x8UL
395 #define _DMA_CHREQMASKC_CH3REQMASKC_DEFAULT 0x00000000UL
396 #define DMA_CHREQMASKC_CH3REQMASKC_DEFAULT (_DMA_CHREQMASKC_CH3REQMASKC_DEFAULT << 3)
397 #define DMA_CHREQMASKC_CH4REQMASKC (0x1UL << 4)
398 #define _DMA_CHREQMASKC_CH4REQMASKC_SHIFT 4
399 #define _DMA_CHREQMASKC_CH4REQMASKC_MASK 0x10UL
400 #define _DMA_CHREQMASKC_CH4REQMASKC_DEFAULT 0x00000000UL
401 #define DMA_CHREQMASKC_CH4REQMASKC_DEFAULT (_DMA_CHREQMASKC_CH4REQMASKC_DEFAULT << 4)
402 #define DMA_CHREQMASKC_CH5REQMASKC (0x1UL << 5)
403 #define _DMA_CHREQMASKC_CH5REQMASKC_SHIFT 5
404 #define _DMA_CHREQMASKC_CH5REQMASKC_MASK 0x20UL
405 #define _DMA_CHREQMASKC_CH5REQMASKC_DEFAULT 0x00000000UL
406 #define DMA_CHREQMASKC_CH5REQMASKC_DEFAULT (_DMA_CHREQMASKC_CH5REQMASKC_DEFAULT << 5)
407 #define DMA_CHREQMASKC_CH6REQMASKC (0x1UL << 6)
408 #define _DMA_CHREQMASKC_CH6REQMASKC_SHIFT 6
409 #define _DMA_CHREQMASKC_CH6REQMASKC_MASK 0x40UL
410 #define _DMA_CHREQMASKC_CH6REQMASKC_DEFAULT 0x00000000UL
411 #define DMA_CHREQMASKC_CH6REQMASKC_DEFAULT (_DMA_CHREQMASKC_CH6REQMASKC_DEFAULT << 6)
412 #define DMA_CHREQMASKC_CH7REQMASKC (0x1UL << 7)
413 #define _DMA_CHREQMASKC_CH7REQMASKC_SHIFT 7
414 #define _DMA_CHREQMASKC_CH7REQMASKC_MASK 0x80UL
415 #define _DMA_CHREQMASKC_CH7REQMASKC_DEFAULT 0x00000000UL
416 #define DMA_CHREQMASKC_CH7REQMASKC_DEFAULT (_DMA_CHREQMASKC_CH7REQMASKC_DEFAULT << 7)
419 #define _DMA_CHENS_RESETVALUE 0x00000000UL
420 #define _DMA_CHENS_MASK 0x000000FFUL
421 #define DMA_CHENS_CH0ENS (0x1UL << 0)
422 #define _DMA_CHENS_CH0ENS_SHIFT 0
423 #define _DMA_CHENS_CH0ENS_MASK 0x1UL
424 #define _DMA_CHENS_CH0ENS_DEFAULT 0x00000000UL
425 #define DMA_CHENS_CH0ENS_DEFAULT (_DMA_CHENS_CH0ENS_DEFAULT << 0)
426 #define DMA_CHENS_CH1ENS (0x1UL << 1)
427 #define _DMA_CHENS_CH1ENS_SHIFT 1
428 #define _DMA_CHENS_CH1ENS_MASK 0x2UL
429 #define _DMA_CHENS_CH1ENS_DEFAULT 0x00000000UL
430 #define DMA_CHENS_CH1ENS_DEFAULT (_DMA_CHENS_CH1ENS_DEFAULT << 1)
431 #define DMA_CHENS_CH2ENS (0x1UL << 2)
432 #define _DMA_CHENS_CH2ENS_SHIFT 2
433 #define _DMA_CHENS_CH2ENS_MASK 0x4UL
434 #define _DMA_CHENS_CH2ENS_DEFAULT 0x00000000UL
435 #define DMA_CHENS_CH2ENS_DEFAULT (_DMA_CHENS_CH2ENS_DEFAULT << 2)
436 #define DMA_CHENS_CH3ENS (0x1UL << 3)
437 #define _DMA_CHENS_CH3ENS_SHIFT 3
438 #define _DMA_CHENS_CH3ENS_MASK 0x8UL
439 #define _DMA_CHENS_CH3ENS_DEFAULT 0x00000000UL
440 #define DMA_CHENS_CH3ENS_DEFAULT (_DMA_CHENS_CH3ENS_DEFAULT << 3)
441 #define DMA_CHENS_CH4ENS (0x1UL << 4)
442 #define _DMA_CHENS_CH4ENS_SHIFT 4
443 #define _DMA_CHENS_CH4ENS_MASK 0x10UL
444 #define _DMA_CHENS_CH4ENS_DEFAULT 0x00000000UL
445 #define DMA_CHENS_CH4ENS_DEFAULT (_DMA_CHENS_CH4ENS_DEFAULT << 4)
446 #define DMA_CHENS_CH5ENS (0x1UL << 5)
447 #define _DMA_CHENS_CH5ENS_SHIFT 5
448 #define _DMA_CHENS_CH5ENS_MASK 0x20UL
449 #define _DMA_CHENS_CH5ENS_DEFAULT 0x00000000UL
450 #define DMA_CHENS_CH5ENS_DEFAULT (_DMA_CHENS_CH5ENS_DEFAULT << 5)
451 #define DMA_CHENS_CH6ENS (0x1UL << 6)
452 #define _DMA_CHENS_CH6ENS_SHIFT 6
453 #define _DMA_CHENS_CH6ENS_MASK 0x40UL
454 #define _DMA_CHENS_CH6ENS_DEFAULT 0x00000000UL
455 #define DMA_CHENS_CH6ENS_DEFAULT (_DMA_CHENS_CH6ENS_DEFAULT << 6)
456 #define DMA_CHENS_CH7ENS (0x1UL << 7)
457 #define _DMA_CHENS_CH7ENS_SHIFT 7
458 #define _DMA_CHENS_CH7ENS_MASK 0x80UL
459 #define _DMA_CHENS_CH7ENS_DEFAULT 0x00000000UL
460 #define DMA_CHENS_CH7ENS_DEFAULT (_DMA_CHENS_CH7ENS_DEFAULT << 7)
463 #define _DMA_CHENC_RESETVALUE 0x00000000UL
464 #define _DMA_CHENC_MASK 0x000000FFUL
465 #define DMA_CHENC_CH0ENC (0x1UL << 0)
466 #define _DMA_CHENC_CH0ENC_SHIFT 0
467 #define _DMA_CHENC_CH0ENC_MASK 0x1UL
468 #define _DMA_CHENC_CH0ENC_DEFAULT 0x00000000UL
469 #define DMA_CHENC_CH0ENC_DEFAULT (_DMA_CHENC_CH0ENC_DEFAULT << 0)
470 #define DMA_CHENC_CH1ENC (0x1UL << 1)
471 #define _DMA_CHENC_CH1ENC_SHIFT 1
472 #define _DMA_CHENC_CH1ENC_MASK 0x2UL
473 #define _DMA_CHENC_CH1ENC_DEFAULT 0x00000000UL
474 #define DMA_CHENC_CH1ENC_DEFAULT (_DMA_CHENC_CH1ENC_DEFAULT << 1)
475 #define DMA_CHENC_CH2ENC (0x1UL << 2)
476 #define _DMA_CHENC_CH2ENC_SHIFT 2
477 #define _DMA_CHENC_CH2ENC_MASK 0x4UL
478 #define _DMA_CHENC_CH2ENC_DEFAULT 0x00000000UL
479 #define DMA_CHENC_CH2ENC_DEFAULT (_DMA_CHENC_CH2ENC_DEFAULT << 2)
480 #define DMA_CHENC_CH3ENC (0x1UL << 3)
481 #define _DMA_CHENC_CH3ENC_SHIFT 3
482 #define _DMA_CHENC_CH3ENC_MASK 0x8UL
483 #define _DMA_CHENC_CH3ENC_DEFAULT 0x00000000UL
484 #define DMA_CHENC_CH3ENC_DEFAULT (_DMA_CHENC_CH3ENC_DEFAULT << 3)
485 #define DMA_CHENC_CH4ENC (0x1UL << 4)
486 #define _DMA_CHENC_CH4ENC_SHIFT 4
487 #define _DMA_CHENC_CH4ENC_MASK 0x10UL
488 #define _DMA_CHENC_CH4ENC_DEFAULT 0x00000000UL
489 #define DMA_CHENC_CH4ENC_DEFAULT (_DMA_CHENC_CH4ENC_DEFAULT << 4)
490 #define DMA_CHENC_CH5ENC (0x1UL << 5)
491 #define _DMA_CHENC_CH5ENC_SHIFT 5
492 #define _DMA_CHENC_CH5ENC_MASK 0x20UL
493 #define _DMA_CHENC_CH5ENC_DEFAULT 0x00000000UL
494 #define DMA_CHENC_CH5ENC_DEFAULT (_DMA_CHENC_CH5ENC_DEFAULT << 5)
495 #define DMA_CHENC_CH6ENC (0x1UL << 6)
496 #define _DMA_CHENC_CH6ENC_SHIFT 6
497 #define _DMA_CHENC_CH6ENC_MASK 0x40UL
498 #define _DMA_CHENC_CH6ENC_DEFAULT 0x00000000UL
499 #define DMA_CHENC_CH6ENC_DEFAULT (_DMA_CHENC_CH6ENC_DEFAULT << 6)
500 #define DMA_CHENC_CH7ENC (0x1UL << 7)
501 #define _DMA_CHENC_CH7ENC_SHIFT 7
502 #define _DMA_CHENC_CH7ENC_MASK 0x80UL
503 #define _DMA_CHENC_CH7ENC_DEFAULT 0x00000000UL
504 #define DMA_CHENC_CH7ENC_DEFAULT (_DMA_CHENC_CH7ENC_DEFAULT << 7)
507 #define _DMA_CHALTS_RESETVALUE 0x00000000UL
508 #define _DMA_CHALTS_MASK 0x000000FFUL
509 #define DMA_CHALTS_CH0ALTS (0x1UL << 0)
510 #define _DMA_CHALTS_CH0ALTS_SHIFT 0
511 #define _DMA_CHALTS_CH0ALTS_MASK 0x1UL
512 #define _DMA_CHALTS_CH0ALTS_DEFAULT 0x00000000UL
513 #define DMA_CHALTS_CH0ALTS_DEFAULT (_DMA_CHALTS_CH0ALTS_DEFAULT << 0)
514 #define DMA_CHALTS_CH1ALTS (0x1UL << 1)
515 #define _DMA_CHALTS_CH1ALTS_SHIFT 1
516 #define _DMA_CHALTS_CH1ALTS_MASK 0x2UL
517 #define _DMA_CHALTS_CH1ALTS_DEFAULT 0x00000000UL
518 #define DMA_CHALTS_CH1ALTS_DEFAULT (_DMA_CHALTS_CH1ALTS_DEFAULT << 1)
519 #define DMA_CHALTS_CH2ALTS (0x1UL << 2)
520 #define _DMA_CHALTS_CH2ALTS_SHIFT 2
521 #define _DMA_CHALTS_CH2ALTS_MASK 0x4UL
522 #define _DMA_CHALTS_CH2ALTS_DEFAULT 0x00000000UL
523 #define DMA_CHALTS_CH2ALTS_DEFAULT (_DMA_CHALTS_CH2ALTS_DEFAULT << 2)
524 #define DMA_CHALTS_CH3ALTS (0x1UL << 3)
525 #define _DMA_CHALTS_CH3ALTS_SHIFT 3
526 #define _DMA_CHALTS_CH3ALTS_MASK 0x8UL
527 #define _DMA_CHALTS_CH3ALTS_DEFAULT 0x00000000UL
528 #define DMA_CHALTS_CH3ALTS_DEFAULT (_DMA_CHALTS_CH3ALTS_DEFAULT << 3)
529 #define DMA_CHALTS_CH4ALTS (0x1UL << 4)
530 #define _DMA_CHALTS_CH4ALTS_SHIFT 4
531 #define _DMA_CHALTS_CH4ALTS_MASK 0x10UL
532 #define _DMA_CHALTS_CH4ALTS_DEFAULT 0x00000000UL
533 #define DMA_CHALTS_CH4ALTS_DEFAULT (_DMA_CHALTS_CH4ALTS_DEFAULT << 4)
534 #define DMA_CHALTS_CH5ALTS (0x1UL << 5)
535 #define _DMA_CHALTS_CH5ALTS_SHIFT 5
536 #define _DMA_CHALTS_CH5ALTS_MASK 0x20UL
537 #define _DMA_CHALTS_CH5ALTS_DEFAULT 0x00000000UL
538 #define DMA_CHALTS_CH5ALTS_DEFAULT (_DMA_CHALTS_CH5ALTS_DEFAULT << 5)
539 #define DMA_CHALTS_CH6ALTS (0x1UL << 6)
540 #define _DMA_CHALTS_CH6ALTS_SHIFT 6
541 #define _DMA_CHALTS_CH6ALTS_MASK 0x40UL
542 #define _DMA_CHALTS_CH6ALTS_DEFAULT 0x00000000UL
543 #define DMA_CHALTS_CH6ALTS_DEFAULT (_DMA_CHALTS_CH6ALTS_DEFAULT << 6)
544 #define DMA_CHALTS_CH7ALTS (0x1UL << 7)
545 #define _DMA_CHALTS_CH7ALTS_SHIFT 7
546 #define _DMA_CHALTS_CH7ALTS_MASK 0x80UL
547 #define _DMA_CHALTS_CH7ALTS_DEFAULT 0x00000000UL
548 #define DMA_CHALTS_CH7ALTS_DEFAULT (_DMA_CHALTS_CH7ALTS_DEFAULT << 7)
551 #define _DMA_CHALTC_RESETVALUE 0x00000000UL
552 #define _DMA_CHALTC_MASK 0x000000FFUL
553 #define DMA_CHALTC_CH0ALTC (0x1UL << 0)
554 #define _DMA_CHALTC_CH0ALTC_SHIFT 0
555 #define _DMA_CHALTC_CH0ALTC_MASK 0x1UL
556 #define _DMA_CHALTC_CH0ALTC_DEFAULT 0x00000000UL
557 #define DMA_CHALTC_CH0ALTC_DEFAULT (_DMA_CHALTC_CH0ALTC_DEFAULT << 0)
558 #define DMA_CHALTC_CH1ALTC (0x1UL << 1)
559 #define _DMA_CHALTC_CH1ALTC_SHIFT 1
560 #define _DMA_CHALTC_CH1ALTC_MASK 0x2UL
561 #define _DMA_CHALTC_CH1ALTC_DEFAULT 0x00000000UL
562 #define DMA_CHALTC_CH1ALTC_DEFAULT (_DMA_CHALTC_CH1ALTC_DEFAULT << 1)
563 #define DMA_CHALTC_CH2ALTC (0x1UL << 2)
564 #define _DMA_CHALTC_CH2ALTC_SHIFT 2
565 #define _DMA_CHALTC_CH2ALTC_MASK 0x4UL
566 #define _DMA_CHALTC_CH2ALTC_DEFAULT 0x00000000UL
567 #define DMA_CHALTC_CH2ALTC_DEFAULT (_DMA_CHALTC_CH2ALTC_DEFAULT << 2)
568 #define DMA_CHALTC_CH3ALTC (0x1UL << 3)
569 #define _DMA_CHALTC_CH3ALTC_SHIFT 3
570 #define _DMA_CHALTC_CH3ALTC_MASK 0x8UL
571 #define _DMA_CHALTC_CH3ALTC_DEFAULT 0x00000000UL
572 #define DMA_CHALTC_CH3ALTC_DEFAULT (_DMA_CHALTC_CH3ALTC_DEFAULT << 3)
573 #define DMA_CHALTC_CH4ALTC (0x1UL << 4)
574 #define _DMA_CHALTC_CH4ALTC_SHIFT 4
575 #define _DMA_CHALTC_CH4ALTC_MASK 0x10UL
576 #define _DMA_CHALTC_CH4ALTC_DEFAULT 0x00000000UL
577 #define DMA_CHALTC_CH4ALTC_DEFAULT (_DMA_CHALTC_CH4ALTC_DEFAULT << 4)
578 #define DMA_CHALTC_CH5ALTC (0x1UL << 5)
579 #define _DMA_CHALTC_CH5ALTC_SHIFT 5
580 #define _DMA_CHALTC_CH5ALTC_MASK 0x20UL
581 #define _DMA_CHALTC_CH5ALTC_DEFAULT 0x00000000UL
582 #define DMA_CHALTC_CH5ALTC_DEFAULT (_DMA_CHALTC_CH5ALTC_DEFAULT << 5)
583 #define DMA_CHALTC_CH6ALTC (0x1UL << 6)
584 #define _DMA_CHALTC_CH6ALTC_SHIFT 6
585 #define _DMA_CHALTC_CH6ALTC_MASK 0x40UL
586 #define _DMA_CHALTC_CH6ALTC_DEFAULT 0x00000000UL
587 #define DMA_CHALTC_CH6ALTC_DEFAULT (_DMA_CHALTC_CH6ALTC_DEFAULT << 6)
588 #define DMA_CHALTC_CH7ALTC (0x1UL << 7)
589 #define _DMA_CHALTC_CH7ALTC_SHIFT 7
590 #define _DMA_CHALTC_CH7ALTC_MASK 0x80UL
591 #define _DMA_CHALTC_CH7ALTC_DEFAULT 0x00000000UL
592 #define DMA_CHALTC_CH7ALTC_DEFAULT (_DMA_CHALTC_CH7ALTC_DEFAULT << 7)
595 #define _DMA_CHPRIS_RESETVALUE 0x00000000UL
596 #define _DMA_CHPRIS_MASK 0x000000FFUL
597 #define DMA_CHPRIS_CH0PRIS (0x1UL << 0)
598 #define _DMA_CHPRIS_CH0PRIS_SHIFT 0
599 #define _DMA_CHPRIS_CH0PRIS_MASK 0x1UL
600 #define _DMA_CHPRIS_CH0PRIS_DEFAULT 0x00000000UL
601 #define DMA_CHPRIS_CH0PRIS_DEFAULT (_DMA_CHPRIS_CH0PRIS_DEFAULT << 0)
602 #define DMA_CHPRIS_CH1PRIS (0x1UL << 1)
603 #define _DMA_CHPRIS_CH1PRIS_SHIFT 1
604 #define _DMA_CHPRIS_CH1PRIS_MASK 0x2UL
605 #define _DMA_CHPRIS_CH1PRIS_DEFAULT 0x00000000UL
606 #define DMA_CHPRIS_CH1PRIS_DEFAULT (_DMA_CHPRIS_CH1PRIS_DEFAULT << 1)
607 #define DMA_CHPRIS_CH2PRIS (0x1UL << 2)
608 #define _DMA_CHPRIS_CH2PRIS_SHIFT 2
609 #define _DMA_CHPRIS_CH2PRIS_MASK 0x4UL
610 #define _DMA_CHPRIS_CH2PRIS_DEFAULT 0x00000000UL
611 #define DMA_CHPRIS_CH2PRIS_DEFAULT (_DMA_CHPRIS_CH2PRIS_DEFAULT << 2)
612 #define DMA_CHPRIS_CH3PRIS (0x1UL << 3)
613 #define _DMA_CHPRIS_CH3PRIS_SHIFT 3
614 #define _DMA_CHPRIS_CH3PRIS_MASK 0x8UL
615 #define _DMA_CHPRIS_CH3PRIS_DEFAULT 0x00000000UL
616 #define DMA_CHPRIS_CH3PRIS_DEFAULT (_DMA_CHPRIS_CH3PRIS_DEFAULT << 3)
617 #define DMA_CHPRIS_CH4PRIS (0x1UL << 4)
618 #define _DMA_CHPRIS_CH4PRIS_SHIFT 4
619 #define _DMA_CHPRIS_CH4PRIS_MASK 0x10UL
620 #define _DMA_CHPRIS_CH4PRIS_DEFAULT 0x00000000UL
621 #define DMA_CHPRIS_CH4PRIS_DEFAULT (_DMA_CHPRIS_CH4PRIS_DEFAULT << 4)
622 #define DMA_CHPRIS_CH5PRIS (0x1UL << 5)
623 #define _DMA_CHPRIS_CH5PRIS_SHIFT 5
624 #define _DMA_CHPRIS_CH5PRIS_MASK 0x20UL
625 #define _DMA_CHPRIS_CH5PRIS_DEFAULT 0x00000000UL
626 #define DMA_CHPRIS_CH5PRIS_DEFAULT (_DMA_CHPRIS_CH5PRIS_DEFAULT << 5)
627 #define DMA_CHPRIS_CH6PRIS (0x1UL << 6)
628 #define _DMA_CHPRIS_CH6PRIS_SHIFT 6
629 #define _DMA_CHPRIS_CH6PRIS_MASK 0x40UL
630 #define _DMA_CHPRIS_CH6PRIS_DEFAULT 0x00000000UL
631 #define DMA_CHPRIS_CH6PRIS_DEFAULT (_DMA_CHPRIS_CH6PRIS_DEFAULT << 6)
632 #define DMA_CHPRIS_CH7PRIS (0x1UL << 7)
633 #define _DMA_CHPRIS_CH7PRIS_SHIFT 7
634 #define _DMA_CHPRIS_CH7PRIS_MASK 0x80UL
635 #define _DMA_CHPRIS_CH7PRIS_DEFAULT 0x00000000UL
636 #define DMA_CHPRIS_CH7PRIS_DEFAULT (_DMA_CHPRIS_CH7PRIS_DEFAULT << 7)
639 #define _DMA_CHPRIC_RESETVALUE 0x00000000UL
640 #define _DMA_CHPRIC_MASK 0x000000FFUL
641 #define DMA_CHPRIC_CH0PRIC (0x1UL << 0)
642 #define _DMA_CHPRIC_CH0PRIC_SHIFT 0
643 #define _DMA_CHPRIC_CH0PRIC_MASK 0x1UL
644 #define _DMA_CHPRIC_CH0PRIC_DEFAULT 0x00000000UL
645 #define DMA_CHPRIC_CH0PRIC_DEFAULT (_DMA_CHPRIC_CH0PRIC_DEFAULT << 0)
646 #define DMA_CHPRIC_CH1PRIC (0x1UL << 1)
647 #define _DMA_CHPRIC_CH1PRIC_SHIFT 1
648 #define _DMA_CHPRIC_CH1PRIC_MASK 0x2UL
649 #define _DMA_CHPRIC_CH1PRIC_DEFAULT 0x00000000UL
650 #define DMA_CHPRIC_CH1PRIC_DEFAULT (_DMA_CHPRIC_CH1PRIC_DEFAULT << 1)
651 #define DMA_CHPRIC_CH2PRIC (0x1UL << 2)
652 #define _DMA_CHPRIC_CH2PRIC_SHIFT 2
653 #define _DMA_CHPRIC_CH2PRIC_MASK 0x4UL
654 #define _DMA_CHPRIC_CH2PRIC_DEFAULT 0x00000000UL
655 #define DMA_CHPRIC_CH2PRIC_DEFAULT (_DMA_CHPRIC_CH2PRIC_DEFAULT << 2)
656 #define DMA_CHPRIC_CH3PRIC (0x1UL << 3)
657 #define _DMA_CHPRIC_CH3PRIC_SHIFT 3
658 #define _DMA_CHPRIC_CH3PRIC_MASK 0x8UL
659 #define _DMA_CHPRIC_CH3PRIC_DEFAULT 0x00000000UL
660 #define DMA_CHPRIC_CH3PRIC_DEFAULT (_DMA_CHPRIC_CH3PRIC_DEFAULT << 3)
661 #define DMA_CHPRIC_CH4PRIC (0x1UL << 4)
662 #define _DMA_CHPRIC_CH4PRIC_SHIFT 4
663 #define _DMA_CHPRIC_CH4PRIC_MASK 0x10UL
664 #define _DMA_CHPRIC_CH4PRIC_DEFAULT 0x00000000UL
665 #define DMA_CHPRIC_CH4PRIC_DEFAULT (_DMA_CHPRIC_CH4PRIC_DEFAULT << 4)
666 #define DMA_CHPRIC_CH5PRIC (0x1UL << 5)
667 #define _DMA_CHPRIC_CH5PRIC_SHIFT 5
668 #define _DMA_CHPRIC_CH5PRIC_MASK 0x20UL
669 #define _DMA_CHPRIC_CH5PRIC_DEFAULT 0x00000000UL
670 #define DMA_CHPRIC_CH5PRIC_DEFAULT (_DMA_CHPRIC_CH5PRIC_DEFAULT << 5)
671 #define DMA_CHPRIC_CH6PRIC (0x1UL << 6)
672 #define _DMA_CHPRIC_CH6PRIC_SHIFT 6
673 #define _DMA_CHPRIC_CH6PRIC_MASK 0x40UL
674 #define _DMA_CHPRIC_CH6PRIC_DEFAULT 0x00000000UL
675 #define DMA_CHPRIC_CH6PRIC_DEFAULT (_DMA_CHPRIC_CH6PRIC_DEFAULT << 6)
676 #define DMA_CHPRIC_CH7PRIC (0x1UL << 7)
677 #define _DMA_CHPRIC_CH7PRIC_SHIFT 7
678 #define _DMA_CHPRIC_CH7PRIC_MASK 0x80UL
679 #define _DMA_CHPRIC_CH7PRIC_DEFAULT 0x00000000UL
680 #define DMA_CHPRIC_CH7PRIC_DEFAULT (_DMA_CHPRIC_CH7PRIC_DEFAULT << 7)
683 #define _DMA_ERRORC_RESETVALUE 0x00000000UL
684 #define _DMA_ERRORC_MASK 0x00000001UL
685 #define DMA_ERRORC_ERRORC (0x1UL << 0)
686 #define _DMA_ERRORC_ERRORC_SHIFT 0
687 #define _DMA_ERRORC_ERRORC_MASK 0x1UL
688 #define _DMA_ERRORC_ERRORC_DEFAULT 0x00000000UL
689 #define DMA_ERRORC_ERRORC_DEFAULT (_DMA_ERRORC_ERRORC_DEFAULT << 0)
692 #define _DMA_CHREQSTATUS_RESETVALUE 0x00000000UL
693 #define _DMA_CHREQSTATUS_MASK 0x000000FFUL
694 #define DMA_CHREQSTATUS_CH0REQSTATUS (0x1UL << 0)
695 #define _DMA_CHREQSTATUS_CH0REQSTATUS_SHIFT 0
696 #define _DMA_CHREQSTATUS_CH0REQSTATUS_MASK 0x1UL
697 #define _DMA_CHREQSTATUS_CH0REQSTATUS_DEFAULT 0x00000000UL
698 #define DMA_CHREQSTATUS_CH0REQSTATUS_DEFAULT (_DMA_CHREQSTATUS_CH0REQSTATUS_DEFAULT << 0)
699 #define DMA_CHREQSTATUS_CH1REQSTATUS (0x1UL << 1)
700 #define _DMA_CHREQSTATUS_CH1REQSTATUS_SHIFT 1
701 #define _DMA_CHREQSTATUS_CH1REQSTATUS_MASK 0x2UL
702 #define _DMA_CHREQSTATUS_CH1REQSTATUS_DEFAULT 0x00000000UL
703 #define DMA_CHREQSTATUS_CH1REQSTATUS_DEFAULT (_DMA_CHREQSTATUS_CH1REQSTATUS_DEFAULT << 1)
704 #define DMA_CHREQSTATUS_CH2REQSTATUS (0x1UL << 2)
705 #define _DMA_CHREQSTATUS_CH2REQSTATUS_SHIFT 2
706 #define _DMA_CHREQSTATUS_CH2REQSTATUS_MASK 0x4UL
707 #define _DMA_CHREQSTATUS_CH2REQSTATUS_DEFAULT 0x00000000UL
708 #define DMA_CHREQSTATUS_CH2REQSTATUS_DEFAULT (_DMA_CHREQSTATUS_CH2REQSTATUS_DEFAULT << 2)
709 #define DMA_CHREQSTATUS_CH3REQSTATUS (0x1UL << 3)
710 #define _DMA_CHREQSTATUS_CH3REQSTATUS_SHIFT 3
711 #define _DMA_CHREQSTATUS_CH3REQSTATUS_MASK 0x8UL
712 #define _DMA_CHREQSTATUS_CH3REQSTATUS_DEFAULT 0x00000000UL
713 #define DMA_CHREQSTATUS_CH3REQSTATUS_DEFAULT (_DMA_CHREQSTATUS_CH3REQSTATUS_DEFAULT << 3)
714 #define DMA_CHREQSTATUS_CH4REQSTATUS (0x1UL << 4)
715 #define _DMA_CHREQSTATUS_CH4REQSTATUS_SHIFT 4
716 #define _DMA_CHREQSTATUS_CH4REQSTATUS_MASK 0x10UL
717 #define _DMA_CHREQSTATUS_CH4REQSTATUS_DEFAULT 0x00000000UL
718 #define DMA_CHREQSTATUS_CH4REQSTATUS_DEFAULT (_DMA_CHREQSTATUS_CH4REQSTATUS_DEFAULT << 4)
719 #define DMA_CHREQSTATUS_CH5REQSTATUS (0x1UL << 5)
720 #define _DMA_CHREQSTATUS_CH5REQSTATUS_SHIFT 5
721 #define _DMA_CHREQSTATUS_CH5REQSTATUS_MASK 0x20UL
722 #define _DMA_CHREQSTATUS_CH5REQSTATUS_DEFAULT 0x00000000UL
723 #define DMA_CHREQSTATUS_CH5REQSTATUS_DEFAULT (_DMA_CHREQSTATUS_CH5REQSTATUS_DEFAULT << 5)
724 #define DMA_CHREQSTATUS_CH6REQSTATUS (0x1UL << 6)
725 #define _DMA_CHREQSTATUS_CH6REQSTATUS_SHIFT 6
726 #define _DMA_CHREQSTATUS_CH6REQSTATUS_MASK 0x40UL
727 #define _DMA_CHREQSTATUS_CH6REQSTATUS_DEFAULT 0x00000000UL
728 #define DMA_CHREQSTATUS_CH6REQSTATUS_DEFAULT (_DMA_CHREQSTATUS_CH6REQSTATUS_DEFAULT << 6)
729 #define DMA_CHREQSTATUS_CH7REQSTATUS (0x1UL << 7)
730 #define _DMA_CHREQSTATUS_CH7REQSTATUS_SHIFT 7
731 #define _DMA_CHREQSTATUS_CH7REQSTATUS_MASK 0x80UL
732 #define _DMA_CHREQSTATUS_CH7REQSTATUS_DEFAULT 0x00000000UL
733 #define DMA_CHREQSTATUS_CH7REQSTATUS_DEFAULT (_DMA_CHREQSTATUS_CH7REQSTATUS_DEFAULT << 7)
736 #define _DMA_CHSREQSTATUS_RESETVALUE 0x00000000UL
737 #define _DMA_CHSREQSTATUS_MASK 0x000000FFUL
738 #define DMA_CHSREQSTATUS_CH0SREQSTATUS (0x1UL << 0)
739 #define _DMA_CHSREQSTATUS_CH0SREQSTATUS_SHIFT 0
740 #define _DMA_CHSREQSTATUS_CH0SREQSTATUS_MASK 0x1UL
741 #define _DMA_CHSREQSTATUS_CH0SREQSTATUS_DEFAULT 0x00000000UL
742 #define DMA_CHSREQSTATUS_CH0SREQSTATUS_DEFAULT (_DMA_CHSREQSTATUS_CH0SREQSTATUS_DEFAULT << 0)
743 #define DMA_CHSREQSTATUS_CH1SREQSTATUS (0x1UL << 1)
744 #define _DMA_CHSREQSTATUS_CH1SREQSTATUS_SHIFT 1
745 #define _DMA_CHSREQSTATUS_CH1SREQSTATUS_MASK 0x2UL
746 #define _DMA_CHSREQSTATUS_CH1SREQSTATUS_DEFAULT 0x00000000UL
747 #define DMA_CHSREQSTATUS_CH1SREQSTATUS_DEFAULT (_DMA_CHSREQSTATUS_CH1SREQSTATUS_DEFAULT << 1)
748 #define DMA_CHSREQSTATUS_CH2SREQSTATUS (0x1UL << 2)
749 #define _DMA_CHSREQSTATUS_CH2SREQSTATUS_SHIFT 2
750 #define _DMA_CHSREQSTATUS_CH2SREQSTATUS_MASK 0x4UL
751 #define _DMA_CHSREQSTATUS_CH2SREQSTATUS_DEFAULT 0x00000000UL
752 #define DMA_CHSREQSTATUS_CH2SREQSTATUS_DEFAULT (_DMA_CHSREQSTATUS_CH2SREQSTATUS_DEFAULT << 2)
753 #define DMA_CHSREQSTATUS_CH3SREQSTATUS (0x1UL << 3)
754 #define _DMA_CHSREQSTATUS_CH3SREQSTATUS_SHIFT 3
755 #define _DMA_CHSREQSTATUS_CH3SREQSTATUS_MASK 0x8UL
756 #define _DMA_CHSREQSTATUS_CH3SREQSTATUS_DEFAULT 0x00000000UL
757 #define DMA_CHSREQSTATUS_CH3SREQSTATUS_DEFAULT (_DMA_CHSREQSTATUS_CH3SREQSTATUS_DEFAULT << 3)
758 #define DMA_CHSREQSTATUS_CH4SREQSTATUS (0x1UL << 4)
759 #define _DMA_CHSREQSTATUS_CH4SREQSTATUS_SHIFT 4
760 #define _DMA_CHSREQSTATUS_CH4SREQSTATUS_MASK 0x10UL
761 #define _DMA_CHSREQSTATUS_CH4SREQSTATUS_DEFAULT 0x00000000UL
762 #define DMA_CHSREQSTATUS_CH4SREQSTATUS_DEFAULT (_DMA_CHSREQSTATUS_CH4SREQSTATUS_DEFAULT << 4)
763 #define DMA_CHSREQSTATUS_CH5SREQSTATUS (0x1UL << 5)
764 #define _DMA_CHSREQSTATUS_CH5SREQSTATUS_SHIFT 5
765 #define _DMA_CHSREQSTATUS_CH5SREQSTATUS_MASK 0x20UL
766 #define _DMA_CHSREQSTATUS_CH5SREQSTATUS_DEFAULT 0x00000000UL
767 #define DMA_CHSREQSTATUS_CH5SREQSTATUS_DEFAULT (_DMA_CHSREQSTATUS_CH5SREQSTATUS_DEFAULT << 5)
768 #define DMA_CHSREQSTATUS_CH6SREQSTATUS (0x1UL << 6)
769 #define _DMA_CHSREQSTATUS_CH6SREQSTATUS_SHIFT 6
770 #define _DMA_CHSREQSTATUS_CH6SREQSTATUS_MASK 0x40UL
771 #define _DMA_CHSREQSTATUS_CH6SREQSTATUS_DEFAULT 0x00000000UL
772 #define DMA_CHSREQSTATUS_CH6SREQSTATUS_DEFAULT (_DMA_CHSREQSTATUS_CH6SREQSTATUS_DEFAULT << 6)
773 #define DMA_CHSREQSTATUS_CH7SREQSTATUS (0x1UL << 7)
774 #define _DMA_CHSREQSTATUS_CH7SREQSTATUS_SHIFT 7
775 #define _DMA_CHSREQSTATUS_CH7SREQSTATUS_MASK 0x80UL
776 #define _DMA_CHSREQSTATUS_CH7SREQSTATUS_DEFAULT 0x00000000UL
777 #define DMA_CHSREQSTATUS_CH7SREQSTATUS_DEFAULT (_DMA_CHSREQSTATUS_CH7SREQSTATUS_DEFAULT << 7)
780 #define _DMA_IF_RESETVALUE 0x00000000UL
781 #define _DMA_IF_MASK 0x800000FFUL
782 #define DMA_IF_CH0DONE (0x1UL << 0)
783 #define _DMA_IF_CH0DONE_SHIFT 0
784 #define _DMA_IF_CH0DONE_MASK 0x1UL
785 #define _DMA_IF_CH0DONE_DEFAULT 0x00000000UL
786 #define DMA_IF_CH0DONE_DEFAULT (_DMA_IF_CH0DONE_DEFAULT << 0)
787 #define DMA_IF_CH1DONE (0x1UL << 1)
788 #define _DMA_IF_CH1DONE_SHIFT 1
789 #define _DMA_IF_CH1DONE_MASK 0x2UL
790 #define _DMA_IF_CH1DONE_DEFAULT 0x00000000UL
791 #define DMA_IF_CH1DONE_DEFAULT (_DMA_IF_CH1DONE_DEFAULT << 1)
792 #define DMA_IF_CH2DONE (0x1UL << 2)
793 #define _DMA_IF_CH2DONE_SHIFT 2
794 #define _DMA_IF_CH2DONE_MASK 0x4UL
795 #define _DMA_IF_CH2DONE_DEFAULT 0x00000000UL
796 #define DMA_IF_CH2DONE_DEFAULT (_DMA_IF_CH2DONE_DEFAULT << 2)
797 #define DMA_IF_CH3DONE (0x1UL << 3)
798 #define _DMA_IF_CH3DONE_SHIFT 3
799 #define _DMA_IF_CH3DONE_MASK 0x8UL
800 #define _DMA_IF_CH3DONE_DEFAULT 0x00000000UL
801 #define DMA_IF_CH3DONE_DEFAULT (_DMA_IF_CH3DONE_DEFAULT << 3)
802 #define DMA_IF_CH4DONE (0x1UL << 4)
803 #define _DMA_IF_CH4DONE_SHIFT 4
804 #define _DMA_IF_CH4DONE_MASK 0x10UL
805 #define _DMA_IF_CH4DONE_DEFAULT 0x00000000UL
806 #define DMA_IF_CH4DONE_DEFAULT (_DMA_IF_CH4DONE_DEFAULT << 4)
807 #define DMA_IF_CH5DONE (0x1UL << 5)
808 #define _DMA_IF_CH5DONE_SHIFT 5
809 #define _DMA_IF_CH5DONE_MASK 0x20UL
810 #define _DMA_IF_CH5DONE_DEFAULT 0x00000000UL
811 #define DMA_IF_CH5DONE_DEFAULT (_DMA_IF_CH5DONE_DEFAULT << 5)
812 #define DMA_IF_CH6DONE (0x1UL << 6)
813 #define _DMA_IF_CH6DONE_SHIFT 6
814 #define _DMA_IF_CH6DONE_MASK 0x40UL
815 #define _DMA_IF_CH6DONE_DEFAULT 0x00000000UL
816 #define DMA_IF_CH6DONE_DEFAULT (_DMA_IF_CH6DONE_DEFAULT << 6)
817 #define DMA_IF_CH7DONE (0x1UL << 7)
818 #define _DMA_IF_CH7DONE_SHIFT 7
819 #define _DMA_IF_CH7DONE_MASK 0x80UL
820 #define _DMA_IF_CH7DONE_DEFAULT 0x00000000UL
821 #define DMA_IF_CH7DONE_DEFAULT (_DMA_IF_CH7DONE_DEFAULT << 7)
822 #define DMA_IF_ERR (0x1UL << 31)
823 #define _DMA_IF_ERR_SHIFT 31
824 #define _DMA_IF_ERR_MASK 0x80000000UL
825 #define _DMA_IF_ERR_DEFAULT 0x00000000UL
826 #define DMA_IF_ERR_DEFAULT (_DMA_IF_ERR_DEFAULT << 31)
829 #define _DMA_IFS_RESETVALUE 0x00000000UL
830 #define _DMA_IFS_MASK 0x800000FFUL
831 #define DMA_IFS_CH0DONE (0x1UL << 0)
832 #define _DMA_IFS_CH0DONE_SHIFT 0
833 #define _DMA_IFS_CH0DONE_MASK 0x1UL
834 #define _DMA_IFS_CH0DONE_DEFAULT 0x00000000UL
835 #define DMA_IFS_CH0DONE_DEFAULT (_DMA_IFS_CH0DONE_DEFAULT << 0)
836 #define DMA_IFS_CH1DONE (0x1UL << 1)
837 #define _DMA_IFS_CH1DONE_SHIFT 1
838 #define _DMA_IFS_CH1DONE_MASK 0x2UL
839 #define _DMA_IFS_CH1DONE_DEFAULT 0x00000000UL
840 #define DMA_IFS_CH1DONE_DEFAULT (_DMA_IFS_CH1DONE_DEFAULT << 1)
841 #define DMA_IFS_CH2DONE (0x1UL << 2)
842 #define _DMA_IFS_CH2DONE_SHIFT 2
843 #define _DMA_IFS_CH2DONE_MASK 0x4UL
844 #define _DMA_IFS_CH2DONE_DEFAULT 0x00000000UL
845 #define DMA_IFS_CH2DONE_DEFAULT (_DMA_IFS_CH2DONE_DEFAULT << 2)
846 #define DMA_IFS_CH3DONE (0x1UL << 3)
847 #define _DMA_IFS_CH3DONE_SHIFT 3
848 #define _DMA_IFS_CH3DONE_MASK 0x8UL
849 #define _DMA_IFS_CH3DONE_DEFAULT 0x00000000UL
850 #define DMA_IFS_CH3DONE_DEFAULT (_DMA_IFS_CH3DONE_DEFAULT << 3)
851 #define DMA_IFS_CH4DONE (0x1UL << 4)
852 #define _DMA_IFS_CH4DONE_SHIFT 4
853 #define _DMA_IFS_CH4DONE_MASK 0x10UL
854 #define _DMA_IFS_CH4DONE_DEFAULT 0x00000000UL
855 #define DMA_IFS_CH4DONE_DEFAULT (_DMA_IFS_CH4DONE_DEFAULT << 4)
856 #define DMA_IFS_CH5DONE (0x1UL << 5)
857 #define _DMA_IFS_CH5DONE_SHIFT 5
858 #define _DMA_IFS_CH5DONE_MASK 0x20UL
859 #define _DMA_IFS_CH5DONE_DEFAULT 0x00000000UL
860 #define DMA_IFS_CH5DONE_DEFAULT (_DMA_IFS_CH5DONE_DEFAULT << 5)
861 #define DMA_IFS_CH6DONE (0x1UL << 6)
862 #define _DMA_IFS_CH6DONE_SHIFT 6
863 #define _DMA_IFS_CH6DONE_MASK 0x40UL
864 #define _DMA_IFS_CH6DONE_DEFAULT 0x00000000UL
865 #define DMA_IFS_CH6DONE_DEFAULT (_DMA_IFS_CH6DONE_DEFAULT << 6)
866 #define DMA_IFS_CH7DONE (0x1UL << 7)
867 #define _DMA_IFS_CH7DONE_SHIFT 7
868 #define _DMA_IFS_CH7DONE_MASK 0x80UL
869 #define _DMA_IFS_CH7DONE_DEFAULT 0x00000000UL
870 #define DMA_IFS_CH7DONE_DEFAULT (_DMA_IFS_CH7DONE_DEFAULT << 7)
871 #define DMA_IFS_ERR (0x1UL << 31)
872 #define _DMA_IFS_ERR_SHIFT 31
873 #define _DMA_IFS_ERR_MASK 0x80000000UL
874 #define _DMA_IFS_ERR_DEFAULT 0x00000000UL
875 #define DMA_IFS_ERR_DEFAULT (_DMA_IFS_ERR_DEFAULT << 31)
878 #define _DMA_IFC_RESETVALUE 0x00000000UL
879 #define _DMA_IFC_MASK 0x800000FFUL
880 #define DMA_IFC_CH0DONE (0x1UL << 0)
881 #define _DMA_IFC_CH0DONE_SHIFT 0
882 #define _DMA_IFC_CH0DONE_MASK 0x1UL
883 #define _DMA_IFC_CH0DONE_DEFAULT 0x00000000UL
884 #define DMA_IFC_CH0DONE_DEFAULT (_DMA_IFC_CH0DONE_DEFAULT << 0)
885 #define DMA_IFC_CH1DONE (0x1UL << 1)
886 #define _DMA_IFC_CH1DONE_SHIFT 1
887 #define _DMA_IFC_CH1DONE_MASK 0x2UL
888 #define _DMA_IFC_CH1DONE_DEFAULT 0x00000000UL
889 #define DMA_IFC_CH1DONE_DEFAULT (_DMA_IFC_CH1DONE_DEFAULT << 1)
890 #define DMA_IFC_CH2DONE (0x1UL << 2)
891 #define _DMA_IFC_CH2DONE_SHIFT 2
892 #define _DMA_IFC_CH2DONE_MASK 0x4UL
893 #define _DMA_IFC_CH2DONE_DEFAULT 0x00000000UL
894 #define DMA_IFC_CH2DONE_DEFAULT (_DMA_IFC_CH2DONE_DEFAULT << 2)
895 #define DMA_IFC_CH3DONE (0x1UL << 3)
896 #define _DMA_IFC_CH3DONE_SHIFT 3
897 #define _DMA_IFC_CH3DONE_MASK 0x8UL
898 #define _DMA_IFC_CH3DONE_DEFAULT 0x00000000UL
899 #define DMA_IFC_CH3DONE_DEFAULT (_DMA_IFC_CH3DONE_DEFAULT << 3)
900 #define DMA_IFC_CH4DONE (0x1UL << 4)
901 #define _DMA_IFC_CH4DONE_SHIFT 4
902 #define _DMA_IFC_CH4DONE_MASK 0x10UL
903 #define _DMA_IFC_CH4DONE_DEFAULT 0x00000000UL
904 #define DMA_IFC_CH4DONE_DEFAULT (_DMA_IFC_CH4DONE_DEFAULT << 4)
905 #define DMA_IFC_CH5DONE (0x1UL << 5)
906 #define _DMA_IFC_CH5DONE_SHIFT 5
907 #define _DMA_IFC_CH5DONE_MASK 0x20UL
908 #define _DMA_IFC_CH5DONE_DEFAULT 0x00000000UL
909 #define DMA_IFC_CH5DONE_DEFAULT (_DMA_IFC_CH5DONE_DEFAULT << 5)
910 #define DMA_IFC_CH6DONE (0x1UL << 6)
911 #define _DMA_IFC_CH6DONE_SHIFT 6
912 #define _DMA_IFC_CH6DONE_MASK 0x40UL
913 #define _DMA_IFC_CH6DONE_DEFAULT 0x00000000UL
914 #define DMA_IFC_CH6DONE_DEFAULT (_DMA_IFC_CH6DONE_DEFAULT << 6)
915 #define DMA_IFC_CH7DONE (0x1UL << 7)
916 #define _DMA_IFC_CH7DONE_SHIFT 7
917 #define _DMA_IFC_CH7DONE_MASK 0x80UL
918 #define _DMA_IFC_CH7DONE_DEFAULT 0x00000000UL
919 #define DMA_IFC_CH7DONE_DEFAULT (_DMA_IFC_CH7DONE_DEFAULT << 7)
920 #define DMA_IFC_ERR (0x1UL << 31)
921 #define _DMA_IFC_ERR_SHIFT 31
922 #define _DMA_IFC_ERR_MASK 0x80000000UL
923 #define _DMA_IFC_ERR_DEFAULT 0x00000000UL
924 #define DMA_IFC_ERR_DEFAULT (_DMA_IFC_ERR_DEFAULT << 31)
927 #define _DMA_IEN_RESETVALUE 0x00000000UL
928 #define _DMA_IEN_MASK 0x800000FFUL
929 #define DMA_IEN_CH0DONE (0x1UL << 0)
930 #define _DMA_IEN_CH0DONE_SHIFT 0
931 #define _DMA_IEN_CH0DONE_MASK 0x1UL
932 #define _DMA_IEN_CH0DONE_DEFAULT 0x00000000UL
933 #define DMA_IEN_CH0DONE_DEFAULT (_DMA_IEN_CH0DONE_DEFAULT << 0)
934 #define DMA_IEN_CH1DONE (0x1UL << 1)
935 #define _DMA_IEN_CH1DONE_SHIFT 1
936 #define _DMA_IEN_CH1DONE_MASK 0x2UL
937 #define _DMA_IEN_CH1DONE_DEFAULT 0x00000000UL
938 #define DMA_IEN_CH1DONE_DEFAULT (_DMA_IEN_CH1DONE_DEFAULT << 1)
939 #define DMA_IEN_CH2DONE (0x1UL << 2)
940 #define _DMA_IEN_CH2DONE_SHIFT 2
941 #define _DMA_IEN_CH2DONE_MASK 0x4UL
942 #define _DMA_IEN_CH2DONE_DEFAULT 0x00000000UL
943 #define DMA_IEN_CH2DONE_DEFAULT (_DMA_IEN_CH2DONE_DEFAULT << 2)
944 #define DMA_IEN_CH3DONE (0x1UL << 3)
945 #define _DMA_IEN_CH3DONE_SHIFT 3
946 #define _DMA_IEN_CH3DONE_MASK 0x8UL
947 #define _DMA_IEN_CH3DONE_DEFAULT 0x00000000UL
948 #define DMA_IEN_CH3DONE_DEFAULT (_DMA_IEN_CH3DONE_DEFAULT << 3)
949 #define DMA_IEN_CH4DONE (0x1UL << 4)
950 #define _DMA_IEN_CH4DONE_SHIFT 4
951 #define _DMA_IEN_CH4DONE_MASK 0x10UL
952 #define _DMA_IEN_CH4DONE_DEFAULT 0x00000000UL
953 #define DMA_IEN_CH4DONE_DEFAULT (_DMA_IEN_CH4DONE_DEFAULT << 4)
954 #define DMA_IEN_CH5DONE (0x1UL << 5)
955 #define _DMA_IEN_CH5DONE_SHIFT 5
956 #define _DMA_IEN_CH5DONE_MASK 0x20UL
957 #define _DMA_IEN_CH5DONE_DEFAULT 0x00000000UL
958 #define DMA_IEN_CH5DONE_DEFAULT (_DMA_IEN_CH5DONE_DEFAULT << 5)
959 #define DMA_IEN_CH6DONE (0x1UL << 6)
960 #define _DMA_IEN_CH6DONE_SHIFT 6
961 #define _DMA_IEN_CH6DONE_MASK 0x40UL
962 #define _DMA_IEN_CH6DONE_DEFAULT 0x00000000UL
963 #define DMA_IEN_CH6DONE_DEFAULT (_DMA_IEN_CH6DONE_DEFAULT << 6)
964 #define DMA_IEN_CH7DONE (0x1UL << 7)
965 #define _DMA_IEN_CH7DONE_SHIFT 7
966 #define _DMA_IEN_CH7DONE_MASK 0x80UL
967 #define _DMA_IEN_CH7DONE_DEFAULT 0x00000000UL
968 #define DMA_IEN_CH7DONE_DEFAULT (_DMA_IEN_CH7DONE_DEFAULT << 7)
969 #define DMA_IEN_ERR (0x1UL << 31)
970 #define _DMA_IEN_ERR_SHIFT 31
971 #define _DMA_IEN_ERR_MASK 0x80000000UL
972 #define _DMA_IEN_ERR_DEFAULT 0x00000000UL
973 #define DMA_IEN_ERR_DEFAULT (_DMA_IEN_ERR_DEFAULT << 31)
976 #define _DMA_CH_CTRL_RESETVALUE 0x00000000UL
977 #define _DMA_CH_CTRL_MASK 0x003F000FUL
978 #define _DMA_CH_CTRL_SIGSEL_SHIFT 0
979 #define _DMA_CH_CTRL_SIGSEL_MASK 0xFUL
980 #define _DMA_CH_CTRL_SIGSEL_ADC0SINGLE 0x00000000UL
981 #define _DMA_CH_CTRL_SIGSEL_DAC0CH0 0x00000000UL
982 #define _DMA_CH_CTRL_SIGSEL_USART0RXDATAV 0x00000000UL
983 #define _DMA_CH_CTRL_SIGSEL_USART1RXDATAV 0x00000000UL
984 #define _DMA_CH_CTRL_SIGSEL_LEUART0RXDATAV 0x00000000UL
985 #define _DMA_CH_CTRL_SIGSEL_I2C0RXDATAV 0x00000000UL
986 #define _DMA_CH_CTRL_SIGSEL_TIMER0UFOF 0x00000000UL
987 #define _DMA_CH_CTRL_SIGSEL_TIMER1UFOF 0x00000000UL
988 #define _DMA_CH_CTRL_SIGSEL_MSCWDATA 0x00000000UL
989 #define _DMA_CH_CTRL_SIGSEL_AESDATAWR 0x00000000UL
990 #define _DMA_CH_CTRL_SIGSEL_LESENSEBUFDATAV 0x00000000UL
991 #define _DMA_CH_CTRL_SIGSEL_ADC0SCAN 0x00000001UL
992 #define _DMA_CH_CTRL_SIGSEL_DAC0CH1 0x00000001UL
993 #define _DMA_CH_CTRL_SIGSEL_USART0TXBL 0x00000001UL
994 #define _DMA_CH_CTRL_SIGSEL_USART1TXBL 0x00000001UL
995 #define _DMA_CH_CTRL_SIGSEL_LEUART0TXBL 0x00000001UL
996 #define _DMA_CH_CTRL_SIGSEL_I2C0TXBL 0x00000001UL
997 #define _DMA_CH_CTRL_SIGSEL_TIMER0CC0 0x00000001UL
998 #define _DMA_CH_CTRL_SIGSEL_TIMER1CC0 0x00000001UL
999 #define _DMA_CH_CTRL_SIGSEL_AESXORDATAWR 0x00000001UL
1000 #define _DMA_CH_CTRL_SIGSEL_USART0TXEMPTY 0x00000002UL
1001 #define _DMA_CH_CTRL_SIGSEL_USART1TXEMPTY 0x00000002UL
1002 #define _DMA_CH_CTRL_SIGSEL_LEUART0TXEMPTY 0x00000002UL
1003 #define _DMA_CH_CTRL_SIGSEL_TIMER0CC1 0x00000002UL
1004 #define _DMA_CH_CTRL_SIGSEL_TIMER1CC1 0x00000002UL
1005 #define _DMA_CH_CTRL_SIGSEL_AESDATARD 0x00000002UL
1006 #define _DMA_CH_CTRL_SIGSEL_USART1RXDATAVRIGHT 0x00000003UL
1007 #define _DMA_CH_CTRL_SIGSEL_TIMER0CC2 0x00000003UL
1008 #define _DMA_CH_CTRL_SIGSEL_TIMER1CC2 0x00000003UL
1009 #define _DMA_CH_CTRL_SIGSEL_AESKEYWR 0x00000003UL
1010 #define _DMA_CH_CTRL_SIGSEL_USART1TXBLRIGHT 0x00000004UL
1011 #define DMA_CH_CTRL_SIGSEL_ADC0SINGLE (_DMA_CH_CTRL_SIGSEL_ADC0SINGLE << 0)
1012 #define DMA_CH_CTRL_SIGSEL_DAC0CH0 (_DMA_CH_CTRL_SIGSEL_DAC0CH0 << 0)
1013 #define DMA_CH_CTRL_SIGSEL_USART0RXDATAV (_DMA_CH_CTRL_SIGSEL_USART0RXDATAV << 0)
1014 #define DMA_CH_CTRL_SIGSEL_USART1RXDATAV (_DMA_CH_CTRL_SIGSEL_USART1RXDATAV << 0)
1015 #define DMA_CH_CTRL_SIGSEL_LEUART0RXDATAV (_DMA_CH_CTRL_SIGSEL_LEUART0RXDATAV << 0)
1016 #define DMA_CH_CTRL_SIGSEL_I2C0RXDATAV (_DMA_CH_CTRL_SIGSEL_I2C0RXDATAV << 0)
1017 #define DMA_CH_CTRL_SIGSEL_TIMER0UFOF (_DMA_CH_CTRL_SIGSEL_TIMER0UFOF << 0)
1018 #define DMA_CH_CTRL_SIGSEL_TIMER1UFOF (_DMA_CH_CTRL_SIGSEL_TIMER1UFOF << 0)
1019 #define DMA_CH_CTRL_SIGSEL_MSCWDATA (_DMA_CH_CTRL_SIGSEL_MSCWDATA << 0)
1020 #define DMA_CH_CTRL_SIGSEL_AESDATAWR (_DMA_CH_CTRL_SIGSEL_AESDATAWR << 0)
1021 #define DMA_CH_CTRL_SIGSEL_LESENSEBUFDATAV (_DMA_CH_CTRL_SIGSEL_LESENSEBUFDATAV << 0)
1022 #define DMA_CH_CTRL_SIGSEL_ADC0SCAN (_DMA_CH_CTRL_SIGSEL_ADC0SCAN << 0)
1023 #define DMA_CH_CTRL_SIGSEL_DAC0CH1 (_DMA_CH_CTRL_SIGSEL_DAC0CH1 << 0)
1024 #define DMA_CH_CTRL_SIGSEL_USART0TXBL (_DMA_CH_CTRL_SIGSEL_USART0TXBL << 0)
1025 #define DMA_CH_CTRL_SIGSEL_USART1TXBL (_DMA_CH_CTRL_SIGSEL_USART1TXBL << 0)
1026 #define DMA_CH_CTRL_SIGSEL_LEUART0TXBL (_DMA_CH_CTRL_SIGSEL_LEUART0TXBL << 0)
1027 #define DMA_CH_CTRL_SIGSEL_I2C0TXBL (_DMA_CH_CTRL_SIGSEL_I2C0TXBL << 0)
1028 #define DMA_CH_CTRL_SIGSEL_TIMER0CC0 (_DMA_CH_CTRL_SIGSEL_TIMER0CC0 << 0)
1029 #define DMA_CH_CTRL_SIGSEL_TIMER1CC0 (_DMA_CH_CTRL_SIGSEL_TIMER1CC0 << 0)
1030 #define DMA_CH_CTRL_SIGSEL_AESXORDATAWR (_DMA_CH_CTRL_SIGSEL_AESXORDATAWR << 0)
1031 #define DMA_CH_CTRL_SIGSEL_USART0TXEMPTY (_DMA_CH_CTRL_SIGSEL_USART0TXEMPTY << 0)
1032 #define DMA_CH_CTRL_SIGSEL_USART1TXEMPTY (_DMA_CH_CTRL_SIGSEL_USART1TXEMPTY << 0)
1033 #define DMA_CH_CTRL_SIGSEL_LEUART0TXEMPTY (_DMA_CH_CTRL_SIGSEL_LEUART0TXEMPTY << 0)
1034 #define DMA_CH_CTRL_SIGSEL_TIMER0CC1 (_DMA_CH_CTRL_SIGSEL_TIMER0CC1 << 0)
1035 #define DMA_CH_CTRL_SIGSEL_TIMER1CC1 (_DMA_CH_CTRL_SIGSEL_TIMER1CC1 << 0)
1036 #define DMA_CH_CTRL_SIGSEL_AESDATARD (_DMA_CH_CTRL_SIGSEL_AESDATARD << 0)
1037 #define DMA_CH_CTRL_SIGSEL_USART1RXDATAVRIGHT (_DMA_CH_CTRL_SIGSEL_USART1RXDATAVRIGHT << 0)
1038 #define DMA_CH_CTRL_SIGSEL_TIMER0CC2 (_DMA_CH_CTRL_SIGSEL_TIMER0CC2 << 0)
1039 #define DMA_CH_CTRL_SIGSEL_TIMER1CC2 (_DMA_CH_CTRL_SIGSEL_TIMER1CC2 << 0)
1040 #define DMA_CH_CTRL_SIGSEL_AESKEYWR (_DMA_CH_CTRL_SIGSEL_AESKEYWR << 0)
1041 #define DMA_CH_CTRL_SIGSEL_USART1TXBLRIGHT (_DMA_CH_CTRL_SIGSEL_USART1TXBLRIGHT << 0)
1042 #define _DMA_CH_CTRL_SOURCESEL_SHIFT 16
1043 #define _DMA_CH_CTRL_SOURCESEL_MASK 0x3F0000UL
1044 #define _DMA_CH_CTRL_SOURCESEL_NONE 0x00000000UL
1045 #define _DMA_CH_CTRL_SOURCESEL_ADC0 0x00000008UL
1046 #define _DMA_CH_CTRL_SOURCESEL_DAC0 0x0000000AUL
1047 #define _DMA_CH_CTRL_SOURCESEL_USART0 0x0000000CUL
1048 #define _DMA_CH_CTRL_SOURCESEL_USART1 0x0000000DUL
1049 #define _DMA_CH_CTRL_SOURCESEL_LEUART0 0x00000010UL
1050 #define _DMA_CH_CTRL_SOURCESEL_I2C0 0x00000014UL
1051 #define _DMA_CH_CTRL_SOURCESEL_TIMER0 0x00000018UL
1052 #define _DMA_CH_CTRL_SOURCESEL_TIMER1 0x00000019UL
1053 #define _DMA_CH_CTRL_SOURCESEL_MSC 0x00000030UL
1054 #define _DMA_CH_CTRL_SOURCESEL_AES 0x00000031UL
1055 #define _DMA_CH_CTRL_SOURCESEL_LESENSE 0x00000032UL
1056 #define DMA_CH_CTRL_SOURCESEL_NONE (_DMA_CH_CTRL_SOURCESEL_NONE << 16)
1057 #define DMA_CH_CTRL_SOURCESEL_ADC0 (_DMA_CH_CTRL_SOURCESEL_ADC0 << 16)
1058 #define DMA_CH_CTRL_SOURCESEL_DAC0 (_DMA_CH_CTRL_SOURCESEL_DAC0 << 16)
1059 #define DMA_CH_CTRL_SOURCESEL_USART0 (_DMA_CH_CTRL_SOURCESEL_USART0 << 16)
1060 #define DMA_CH_CTRL_SOURCESEL_USART1 (_DMA_CH_CTRL_SOURCESEL_USART1 << 16)
1061 #define DMA_CH_CTRL_SOURCESEL_LEUART0 (_DMA_CH_CTRL_SOURCESEL_LEUART0 << 16)
1062 #define DMA_CH_CTRL_SOURCESEL_I2C0 (_DMA_CH_CTRL_SOURCESEL_I2C0 << 16)
1063 #define DMA_CH_CTRL_SOURCESEL_TIMER0 (_DMA_CH_CTRL_SOURCESEL_TIMER0 << 16)
1064 #define DMA_CH_CTRL_SOURCESEL_TIMER1 (_DMA_CH_CTRL_SOURCESEL_TIMER1 << 16)
1065 #define DMA_CH_CTRL_SOURCESEL_MSC (_DMA_CH_CTRL_SOURCESEL_MSC << 16)
1066 #define DMA_CH_CTRL_SOURCESEL_AES (_DMA_CH_CTRL_SOURCESEL_AES << 16)
1067 #define DMA_CH_CTRL_SOURCESEL_LESENSE (_DMA_CH_CTRL_SOURCESEL_LESENSE << 16)
__IM uint32_t CHSREQSTATUS
__IM uint32_t CHWAITSTATUS
__IM uint32_t CHREQSTATUS
__OM uint32_t CHUSEBURSTC
__IOM uint32_t CHUSEBURSTS
__IOM uint32_t CHREQMASKS
__IM uint32_t ALTCTRLBASE