EFM32 Jade Gecko 12 Software Documentation  efm32jg12-doc-5.1.2
efm32jg12b_devinfo.h
Go to the documentation of this file.
1 /**************************************************************************/
32 /**************************************************************************/
36 /**************************************************************************/
41 typedef struct
42 {
43  __IM uint32_t CAL;
44  uint32_t RESERVED0[7];
45  __IM uint32_t EXTINFO;
46  uint32_t RESERVED1[1];
47  __IM uint32_t EUI48L;
48  __IM uint32_t EUI48H;
49  __IM uint32_t CUSTOMINFO;
50  __IM uint32_t MEMINFO;
51  uint32_t RESERVED2[2];
52  __IM uint32_t UNIQUEL;
53  __IM uint32_t UNIQUEH;
54  __IM uint32_t MSIZE;
55  __IM uint32_t PART;
56  __IM uint32_t DEVINFOREV;
57  __IM uint32_t EMUTEMP;
58  uint32_t RESERVED3[2];
59  __IM uint32_t ADC0CAL0;
60  __IM uint32_t ADC0CAL1;
61  __IM uint32_t ADC0CAL2;
62  __IM uint32_t ADC0CAL3;
63  uint32_t RESERVED4[4];
64  __IM uint32_t HFRCOCAL0;
65  uint32_t RESERVED5[2];
66  __IM uint32_t HFRCOCAL3;
67  uint32_t RESERVED6[2];
68  __IM uint32_t HFRCOCAL6;
69  __IM uint32_t HFRCOCAL7;
70  __IM uint32_t HFRCOCAL8;
71  uint32_t RESERVED7[1];
72  __IM uint32_t HFRCOCAL10;
73  __IM uint32_t HFRCOCAL11;
74  __IM uint32_t HFRCOCAL12;
75  uint32_t RESERVED8[11];
76  __IM uint32_t AUXHFRCOCAL0;
77  uint32_t RESERVED9[2];
78  __IM uint32_t AUXHFRCOCAL3;
79  uint32_t RESERVED10[2];
80  __IM uint32_t AUXHFRCOCAL6;
81  __IM uint32_t AUXHFRCOCAL7;
82  __IM uint32_t AUXHFRCOCAL8;
83  uint32_t RESERVED11[1];
84  __IM uint32_t AUXHFRCOCAL10;
85  __IM uint32_t AUXHFRCOCAL11;
86  __IM uint32_t AUXHFRCOCAL12;
87  uint32_t RESERVED12[11];
88  __IM uint32_t VMONCAL0;
89  __IM uint32_t VMONCAL1;
90  __IM uint32_t VMONCAL2;
91  uint32_t RESERVED13[3];
92  __IM uint32_t IDAC0CAL0;
93  __IM uint32_t IDAC0CAL1;
94  uint32_t RESERVED14[2];
95  __IM uint32_t DCDCLNVCTRL0;
96  __IM uint32_t DCDCLPVCTRL0;
97  __IM uint32_t DCDCLPVCTRL1;
98  __IM uint32_t DCDCLPVCTRL2;
99  __IM uint32_t DCDCLPVCTRL3;
100  __IM uint32_t DCDCLPCMPHYSSEL0;
101  __IM uint32_t DCDCLPCMPHYSSEL1;
102  __IM uint32_t VDAC0MAINCAL;
103  __IM uint32_t VDAC0ALTCAL;
104  __IM uint32_t VDAC0CH1CAL;
105  __IM uint32_t OPA0CAL0;
106  __IM uint32_t OPA0CAL1;
107  __IM uint32_t OPA0CAL2;
108  __IM uint32_t OPA0CAL3;
109  __IM uint32_t OPA1CAL0;
110  __IM uint32_t OPA1CAL1;
111  __IM uint32_t OPA1CAL2;
112  __IM uint32_t OPA1CAL3;
113  __IM uint32_t OPA2CAL0;
114  __IM uint32_t OPA2CAL1;
115  __IM uint32_t OPA2CAL2;
116  __IM uint32_t OPA2CAL3;
117  __IM uint32_t CSENGAINCAL;
118  uint32_t RESERVED15[3];
119  __IM uint32_t OPA0CAL4;
120  __IM uint32_t OPA0CAL5;
121  __IM uint32_t OPA0CAL6;
122  __IM uint32_t OPA0CAL7;
123  __IM uint32_t OPA1CAL4;
124  __IM uint32_t OPA1CAL5;
125  __IM uint32_t OPA1CAL6;
126  __IM uint32_t OPA1CAL7;
127  __IM uint32_t OPA2CAL4;
128  __IM uint32_t OPA2CAL5;
129  __IM uint32_t OPA2CAL6;
130  __IM uint32_t OPA2CAL7;
131 } DEVINFO_TypeDef;
133 /**************************************************************************/
138 /* Bit fields for DEVINFO CAL */
139 #define _DEVINFO_CAL_MASK 0x00FFFFFFUL
140 #define _DEVINFO_CAL_CRC_SHIFT 0
141 #define _DEVINFO_CAL_CRC_MASK 0xFFFFUL
142 #define _DEVINFO_CAL_TEMP_SHIFT 16
143 #define _DEVINFO_CAL_TEMP_MASK 0xFF0000UL
145 /* Bit fields for DEVINFO EXTINFO */
146 #define _DEVINFO_EXTINFO_MASK 0x00FFFFFFUL
147 #define _DEVINFO_EXTINFO_TYPE_SHIFT 0
148 #define _DEVINFO_EXTINFO_TYPE_MASK 0xFFUL
149 #define _DEVINFO_EXTINFO_TYPE_IS25LQ040B 0x00000001UL
150 #define _DEVINFO_EXTINFO_TYPE_NONE 0x000000FFUL
151 #define DEVINFO_EXTINFO_TYPE_IS25LQ040B (_DEVINFO_EXTINFO_TYPE_IS25LQ040B << 0)
152 #define DEVINFO_EXTINFO_TYPE_NONE (_DEVINFO_EXTINFO_TYPE_NONE << 0)
153 #define _DEVINFO_EXTINFO_CONNECTION_SHIFT 8
154 #define _DEVINFO_EXTINFO_CONNECTION_MASK 0xFF00UL
155 #define _DEVINFO_EXTINFO_CONNECTION_SPI 0x00000001UL
156 #define _DEVINFO_EXTINFO_CONNECTION_NONE 0x000000FFUL
157 #define DEVINFO_EXTINFO_CONNECTION_SPI (_DEVINFO_EXTINFO_CONNECTION_SPI << 8)
158 #define DEVINFO_EXTINFO_CONNECTION_NONE (_DEVINFO_EXTINFO_CONNECTION_NONE << 8)
159 #define _DEVINFO_EXTINFO_REV_SHIFT 16
160 #define _DEVINFO_EXTINFO_REV_MASK 0xFF0000UL
161 #define _DEVINFO_EXTINFO_REV_REV1 0x00000001UL
162 #define _DEVINFO_EXTINFO_REV_NONE 0x000000FFUL
163 #define DEVINFO_EXTINFO_REV_REV1 (_DEVINFO_EXTINFO_REV_REV1 << 16)
164 #define DEVINFO_EXTINFO_REV_NONE (_DEVINFO_EXTINFO_REV_NONE << 16)
166 /* Bit fields for DEVINFO EUI48L */
167 #define _DEVINFO_EUI48L_MASK 0xFFFFFFFFUL
168 #define _DEVINFO_EUI48L_UNIQUEID_SHIFT 0
169 #define _DEVINFO_EUI48L_UNIQUEID_MASK 0xFFFFFFUL
170 #define _DEVINFO_EUI48L_OUI48L_SHIFT 24
171 #define _DEVINFO_EUI48L_OUI48L_MASK 0xFF000000UL
173 /* Bit fields for DEVINFO EUI48H */
174 #define _DEVINFO_EUI48H_MASK 0x0000FFFFUL
175 #define _DEVINFO_EUI48H_OUI48H_SHIFT 0
176 #define _DEVINFO_EUI48H_OUI48H_MASK 0xFFFFUL
178 /* Bit fields for DEVINFO CUSTOMINFO */
179 #define _DEVINFO_CUSTOMINFO_MASK 0xFFFF0000UL
180 #define _DEVINFO_CUSTOMINFO_PARTNO_SHIFT 16
181 #define _DEVINFO_CUSTOMINFO_PARTNO_MASK 0xFFFF0000UL
183 /* Bit fields for DEVINFO MEMINFO */
184 #define _DEVINFO_MEMINFO_MASK 0xFFFFFFFFUL
185 #define _DEVINFO_MEMINFO_TEMPGRADE_SHIFT 0
186 #define _DEVINFO_MEMINFO_TEMPGRADE_MASK 0xFFUL
187 #define _DEVINFO_MEMINFO_TEMPGRADE_N40TO85 0x00000000UL
188 #define _DEVINFO_MEMINFO_TEMPGRADE_N40TO125 0x00000001UL
189 #define _DEVINFO_MEMINFO_TEMPGRADE_N40TO105 0x00000002UL
190 #define _DEVINFO_MEMINFO_TEMPGRADE_N0TO70 0x00000003UL
191 #define DEVINFO_MEMINFO_TEMPGRADE_N40TO85 (_DEVINFO_MEMINFO_TEMPGRADE_N40TO85 << 0)
192 #define DEVINFO_MEMINFO_TEMPGRADE_N40TO125 (_DEVINFO_MEMINFO_TEMPGRADE_N40TO125 << 0)
193 #define DEVINFO_MEMINFO_TEMPGRADE_N40TO105 (_DEVINFO_MEMINFO_TEMPGRADE_N40TO105 << 0)
194 #define DEVINFO_MEMINFO_TEMPGRADE_N0TO70 (_DEVINFO_MEMINFO_TEMPGRADE_N0TO70 << 0)
195 #define _DEVINFO_MEMINFO_PKGTYPE_SHIFT 8
196 #define _DEVINFO_MEMINFO_PKGTYPE_MASK 0xFF00UL
197 #define _DEVINFO_MEMINFO_PKGTYPE_WLCSP 0x0000004AUL
198 #define _DEVINFO_MEMINFO_PKGTYPE_BGA 0x0000004CUL
199 #define _DEVINFO_MEMINFO_PKGTYPE_QFN 0x0000004DUL
200 #define _DEVINFO_MEMINFO_PKGTYPE_QFP 0x00000051UL
201 #define DEVINFO_MEMINFO_PKGTYPE_WLCSP (_DEVINFO_MEMINFO_PKGTYPE_WLCSP << 8)
202 #define DEVINFO_MEMINFO_PKGTYPE_BGA (_DEVINFO_MEMINFO_PKGTYPE_BGA << 8)
203 #define DEVINFO_MEMINFO_PKGTYPE_QFN (_DEVINFO_MEMINFO_PKGTYPE_QFN << 8)
204 #define DEVINFO_MEMINFO_PKGTYPE_QFP (_DEVINFO_MEMINFO_PKGTYPE_QFP << 8)
205 #define _DEVINFO_MEMINFO_PINCOUNT_SHIFT 16
206 #define _DEVINFO_MEMINFO_PINCOUNT_MASK 0xFF0000UL
207 #define _DEVINFO_MEMINFO_FLASH_PAGE_SIZE_SHIFT 24
208 #define _DEVINFO_MEMINFO_FLASH_PAGE_SIZE_MASK 0xFF000000UL
210 /* Bit fields for DEVINFO UNIQUEL */
211 #define _DEVINFO_UNIQUEL_MASK 0xFFFFFFFFUL
212 #define _DEVINFO_UNIQUEL_UNIQUEL_SHIFT 0
213 #define _DEVINFO_UNIQUEL_UNIQUEL_MASK 0xFFFFFFFFUL
215 /* Bit fields for DEVINFO UNIQUEH */
216 #define _DEVINFO_UNIQUEH_MASK 0xFFFFFFFFUL
217 #define _DEVINFO_UNIQUEH_UNIQUEH_SHIFT 0
218 #define _DEVINFO_UNIQUEH_UNIQUEH_MASK 0xFFFFFFFFUL
220 /* Bit fields for DEVINFO MSIZE */
221 #define _DEVINFO_MSIZE_MASK 0xFFFFFFFFUL
222 #define _DEVINFO_MSIZE_FLASH_SHIFT 0
223 #define _DEVINFO_MSIZE_FLASH_MASK 0xFFFFUL
224 #define _DEVINFO_MSIZE_SRAM_SHIFT 16
225 #define _DEVINFO_MSIZE_SRAM_MASK 0xFFFF0000UL
227 /* Bit fields for DEVINFO PART */
228 #define _DEVINFO_PART_MASK 0xFFFFFFFFUL
229 #define _DEVINFO_PART_DEVICE_NUMBER_SHIFT 0
230 #define _DEVINFO_PART_DEVICE_NUMBER_MASK 0xFFFFUL
231 #define _DEVINFO_PART_DEVICE_FAMILY_SHIFT 16
232 #define _DEVINFO_PART_DEVICE_FAMILY_MASK 0xFF0000UL
233 #define _DEVINFO_PART_DEVICE_FAMILY_EFR32MG1P 0x00000010UL
234 #define _DEVINFO_PART_DEVICE_FAMILY_EFR32MG1B 0x00000011UL
235 #define _DEVINFO_PART_DEVICE_FAMILY_EFR32MG1V 0x00000012UL
236 #define _DEVINFO_PART_DEVICE_FAMILY_EFR32BG1P 0x00000013UL
237 #define _DEVINFO_PART_DEVICE_FAMILY_EFR32BG1B 0x00000014UL
238 #define _DEVINFO_PART_DEVICE_FAMILY_EFR32BG1V 0x00000015UL
239 #define _DEVINFO_PART_DEVICE_FAMILY_EFR32FG1P 0x00000019UL
240 #define _DEVINFO_PART_DEVICE_FAMILY_EFR32FG1B 0x0000001AUL
241 #define _DEVINFO_PART_DEVICE_FAMILY_EFR32FG1V 0x0000001BUL
242 #define _DEVINFO_PART_DEVICE_FAMILY_EFR32MG12P 0x0000001CUL
243 #define _DEVINFO_PART_DEVICE_FAMILY_EFR32MG2P 0x0000001CUL
244 #define _DEVINFO_PART_DEVICE_FAMILY_EFR32MG12B 0x0000001DUL
245 #define _DEVINFO_PART_DEVICE_FAMILY_EFR32MG12V 0x0000001EUL
246 #define _DEVINFO_PART_DEVICE_FAMILY_EFR32BG12P 0x0000001FUL
247 #define _DEVINFO_PART_DEVICE_FAMILY_EFR32BG12B 0x00000020UL
248 #define _DEVINFO_PART_DEVICE_FAMILY_EFR32BG12V 0x00000021UL
249 #define _DEVINFO_PART_DEVICE_FAMILY_EFR32FG12P 0x00000025UL
250 #define _DEVINFO_PART_DEVICE_FAMILY_EFR32FG12B 0x00000026UL
251 #define _DEVINFO_PART_DEVICE_FAMILY_EFR32FG12V 0x00000027UL
252 #define _DEVINFO_PART_DEVICE_FAMILY_EFM32G 0x00000047UL
253 #define _DEVINFO_PART_DEVICE_FAMILY_G 0x00000047UL
254 #define _DEVINFO_PART_DEVICE_FAMILY_EFM32GG 0x00000048UL
255 #define _DEVINFO_PART_DEVICE_FAMILY_GG 0x00000048UL
256 #define _DEVINFO_PART_DEVICE_FAMILY_TG 0x00000049UL
257 #define _DEVINFO_PART_DEVICE_FAMILY_EFM32TG 0x00000049UL
258 #define _DEVINFO_PART_DEVICE_FAMILY_EFM32LG 0x0000004AUL
259 #define _DEVINFO_PART_DEVICE_FAMILY_LG 0x0000004AUL
260 #define _DEVINFO_PART_DEVICE_FAMILY_EFM32WG 0x0000004BUL
261 #define _DEVINFO_PART_DEVICE_FAMILY_WG 0x0000004BUL
262 #define _DEVINFO_PART_DEVICE_FAMILY_ZG 0x0000004CUL
263 #define _DEVINFO_PART_DEVICE_FAMILY_EFM32ZG 0x0000004CUL
264 #define _DEVINFO_PART_DEVICE_FAMILY_HG 0x0000004DUL
265 #define _DEVINFO_PART_DEVICE_FAMILY_EFM32HG 0x0000004DUL
266 #define _DEVINFO_PART_DEVICE_FAMILY_EFM32PG1B 0x00000051UL
267 #define _DEVINFO_PART_DEVICE_FAMILY_EFM32JG1B 0x00000053UL
268 #define _DEVINFO_PART_DEVICE_FAMILY_EFM32PG12B 0x00000055UL
269 #define _DEVINFO_PART_DEVICE_FAMILY_EFM32JG12B 0x00000057UL
270 #define _DEVINFO_PART_DEVICE_FAMILY_EZR32LG 0x00000078UL
271 #define _DEVINFO_PART_DEVICE_FAMILY_EZR32WG 0x00000079UL
272 #define _DEVINFO_PART_DEVICE_FAMILY_EZR32HG 0x0000007AUL
273 #define DEVINFO_PART_DEVICE_FAMILY_EFR32MG1P (_DEVINFO_PART_DEVICE_FAMILY_EFR32MG1P << 16)
274 #define DEVINFO_PART_DEVICE_FAMILY_EFR32MG1B (_DEVINFO_PART_DEVICE_FAMILY_EFR32MG1B << 16)
275 #define DEVINFO_PART_DEVICE_FAMILY_EFR32MG1V (_DEVINFO_PART_DEVICE_FAMILY_EFR32MG1V << 16)
276 #define DEVINFO_PART_DEVICE_FAMILY_EFR32BG1P (_DEVINFO_PART_DEVICE_FAMILY_EFR32BG1P << 16)
277 #define DEVINFO_PART_DEVICE_FAMILY_EFR32BG1B (_DEVINFO_PART_DEVICE_FAMILY_EFR32BG1B << 16)
278 #define DEVINFO_PART_DEVICE_FAMILY_EFR32BG1V (_DEVINFO_PART_DEVICE_FAMILY_EFR32BG1V << 16)
279 #define DEVINFO_PART_DEVICE_FAMILY_EFR32FG1P (_DEVINFO_PART_DEVICE_FAMILY_EFR32FG1P << 16)
280 #define DEVINFO_PART_DEVICE_FAMILY_EFR32FG1B (_DEVINFO_PART_DEVICE_FAMILY_EFR32FG1B << 16)
281 #define DEVINFO_PART_DEVICE_FAMILY_EFR32FG1V (_DEVINFO_PART_DEVICE_FAMILY_EFR32FG1V << 16)
282 #define DEVINFO_PART_DEVICE_FAMILY_EFR32MG12P (_DEVINFO_PART_DEVICE_FAMILY_EFR32MG12P << 16)
283 #define DEVINFO_PART_DEVICE_FAMILY_EFR32MG2P (_DEVINFO_PART_DEVICE_FAMILY_EFR32MG2P << 16)
284 #define DEVINFO_PART_DEVICE_FAMILY_EFR32MG12B (_DEVINFO_PART_DEVICE_FAMILY_EFR32MG12B << 16)
285 #define DEVINFO_PART_DEVICE_FAMILY_EFR32MG12V (_DEVINFO_PART_DEVICE_FAMILY_EFR32MG12V << 16)
286 #define DEVINFO_PART_DEVICE_FAMILY_EFR32BG12P (_DEVINFO_PART_DEVICE_FAMILY_EFR32BG12P << 16)
287 #define DEVINFO_PART_DEVICE_FAMILY_EFR32BG12B (_DEVINFO_PART_DEVICE_FAMILY_EFR32BG12B << 16)
288 #define DEVINFO_PART_DEVICE_FAMILY_EFR32BG12V (_DEVINFO_PART_DEVICE_FAMILY_EFR32BG12V << 16)
289 #define DEVINFO_PART_DEVICE_FAMILY_EFR32FG12P (_DEVINFO_PART_DEVICE_FAMILY_EFR32FG12P << 16)
290 #define DEVINFO_PART_DEVICE_FAMILY_EFR32FG12B (_DEVINFO_PART_DEVICE_FAMILY_EFR32FG12B << 16)
291 #define DEVINFO_PART_DEVICE_FAMILY_EFR32FG12V (_DEVINFO_PART_DEVICE_FAMILY_EFR32FG12V << 16)
292 #define DEVINFO_PART_DEVICE_FAMILY_EFM32G (_DEVINFO_PART_DEVICE_FAMILY_EFM32G << 16)
293 #define DEVINFO_PART_DEVICE_FAMILY_G (_DEVINFO_PART_DEVICE_FAMILY_G << 16)
294 #define DEVINFO_PART_DEVICE_FAMILY_EFM32GG (_DEVINFO_PART_DEVICE_FAMILY_EFM32GG << 16)
295 #define DEVINFO_PART_DEVICE_FAMILY_GG (_DEVINFO_PART_DEVICE_FAMILY_GG << 16)
296 #define DEVINFO_PART_DEVICE_FAMILY_TG (_DEVINFO_PART_DEVICE_FAMILY_TG << 16)
297 #define DEVINFO_PART_DEVICE_FAMILY_EFM32TG (_DEVINFO_PART_DEVICE_FAMILY_EFM32TG << 16)
298 #define DEVINFO_PART_DEVICE_FAMILY_EFM32LG (_DEVINFO_PART_DEVICE_FAMILY_EFM32LG << 16)
299 #define DEVINFO_PART_DEVICE_FAMILY_LG (_DEVINFO_PART_DEVICE_FAMILY_LG << 16)
300 #define DEVINFO_PART_DEVICE_FAMILY_EFM32WG (_DEVINFO_PART_DEVICE_FAMILY_EFM32WG << 16)
301 #define DEVINFO_PART_DEVICE_FAMILY_WG (_DEVINFO_PART_DEVICE_FAMILY_WG << 16)
302 #define DEVINFO_PART_DEVICE_FAMILY_ZG (_DEVINFO_PART_DEVICE_FAMILY_ZG << 16)
303 #define DEVINFO_PART_DEVICE_FAMILY_EFM32ZG (_DEVINFO_PART_DEVICE_FAMILY_EFM32ZG << 16)
304 #define DEVINFO_PART_DEVICE_FAMILY_HG (_DEVINFO_PART_DEVICE_FAMILY_HG << 16)
305 #define DEVINFO_PART_DEVICE_FAMILY_EFM32HG (_DEVINFO_PART_DEVICE_FAMILY_EFM32HG << 16)
306 #define DEVINFO_PART_DEVICE_FAMILY_EFM32PG1B (_DEVINFO_PART_DEVICE_FAMILY_EFM32PG1B << 16)
307 #define DEVINFO_PART_DEVICE_FAMILY_EFM32JG1B (_DEVINFO_PART_DEVICE_FAMILY_EFM32JG1B << 16)
308 #define DEVINFO_PART_DEVICE_FAMILY_EFM32PG12B (_DEVINFO_PART_DEVICE_FAMILY_EFM32PG12B << 16)
309 #define DEVINFO_PART_DEVICE_FAMILY_EFM32JG12B (_DEVINFO_PART_DEVICE_FAMILY_EFM32JG12B << 16)
310 #define DEVINFO_PART_DEVICE_FAMILY_EZR32LG (_DEVINFO_PART_DEVICE_FAMILY_EZR32LG << 16)
311 #define DEVINFO_PART_DEVICE_FAMILY_EZR32WG (_DEVINFO_PART_DEVICE_FAMILY_EZR32WG << 16)
312 #define DEVINFO_PART_DEVICE_FAMILY_EZR32HG (_DEVINFO_PART_DEVICE_FAMILY_EZR32HG << 16)
313 #define _DEVINFO_PART_PROD_REV_SHIFT 24
314 #define _DEVINFO_PART_PROD_REV_MASK 0xFF000000UL
316 /* Bit fields for DEVINFO DEVINFOREV */
317 #define _DEVINFO_DEVINFOREV_MASK 0x000000FFUL
318 #define _DEVINFO_DEVINFOREV_DEVINFOREV_SHIFT 0
319 #define _DEVINFO_DEVINFOREV_DEVINFOREV_MASK 0xFFUL
321 /* Bit fields for DEVINFO EMUTEMP */
322 #define _DEVINFO_EMUTEMP_MASK 0x000000FFUL
323 #define _DEVINFO_EMUTEMP_EMUTEMPROOM_SHIFT 0
324 #define _DEVINFO_EMUTEMP_EMUTEMPROOM_MASK 0xFFUL
326 /* Bit fields for DEVINFO ADC0CAL0 */
327 #define _DEVINFO_ADC0CAL0_MASK 0x7FFF7FFFUL
328 #define _DEVINFO_ADC0CAL0_OFFSET1V25_SHIFT 0
329 #define _DEVINFO_ADC0CAL0_OFFSET1V25_MASK 0xFUL
330 #define _DEVINFO_ADC0CAL0_NEGSEOFFSET1V25_SHIFT 4
331 #define _DEVINFO_ADC0CAL0_NEGSEOFFSET1V25_MASK 0xF0UL
332 #define _DEVINFO_ADC0CAL0_GAIN1V25_SHIFT 8
333 #define _DEVINFO_ADC0CAL0_GAIN1V25_MASK 0x7F00UL
334 #define _DEVINFO_ADC0CAL0_OFFSET2V5_SHIFT 16
335 #define _DEVINFO_ADC0CAL0_OFFSET2V5_MASK 0xF0000UL
336 #define _DEVINFO_ADC0CAL0_NEGSEOFFSET2V5_SHIFT 20
337 #define _DEVINFO_ADC0CAL0_NEGSEOFFSET2V5_MASK 0xF00000UL
338 #define _DEVINFO_ADC0CAL0_GAIN2V5_SHIFT 24
339 #define _DEVINFO_ADC0CAL0_GAIN2V5_MASK 0x7F000000UL
341 /* Bit fields for DEVINFO ADC0CAL1 */
342 #define _DEVINFO_ADC0CAL1_MASK 0x7FFF7FFFUL
343 #define _DEVINFO_ADC0CAL1_OFFSETVDD_SHIFT 0
344 #define _DEVINFO_ADC0CAL1_OFFSETVDD_MASK 0xFUL
345 #define _DEVINFO_ADC0CAL1_NEGSEOFFSETVDD_SHIFT 4
346 #define _DEVINFO_ADC0CAL1_NEGSEOFFSETVDD_MASK 0xF0UL
347 #define _DEVINFO_ADC0CAL1_GAINVDD_SHIFT 8
348 #define _DEVINFO_ADC0CAL1_GAINVDD_MASK 0x7F00UL
349 #define _DEVINFO_ADC0CAL1_OFFSET5VDIFF_SHIFT 16
350 #define _DEVINFO_ADC0CAL1_OFFSET5VDIFF_MASK 0xF0000UL
351 #define _DEVINFO_ADC0CAL1_NEGSEOFFSET5VDIFF_SHIFT 20
352 #define _DEVINFO_ADC0CAL1_NEGSEOFFSET5VDIFF_MASK 0xF00000UL
353 #define _DEVINFO_ADC0CAL1_GAIN5VDIFF_SHIFT 24
354 #define _DEVINFO_ADC0CAL1_GAIN5VDIFF_MASK 0x7F000000UL
356 /* Bit fields for DEVINFO ADC0CAL2 */
357 #define _DEVINFO_ADC0CAL2_MASK 0x000000FFUL
358 #define _DEVINFO_ADC0CAL2_OFFSET2XVDD_SHIFT 0
359 #define _DEVINFO_ADC0CAL2_OFFSET2XVDD_MASK 0xFUL
360 #define _DEVINFO_ADC0CAL2_NEGSEOFFSET2XVDD_SHIFT 4
361 #define _DEVINFO_ADC0CAL2_NEGSEOFFSET2XVDD_MASK 0xF0UL
363 /* Bit fields for DEVINFO ADC0CAL3 */
364 #define _DEVINFO_ADC0CAL3_MASK 0x0000FFF0UL
365 #define _DEVINFO_ADC0CAL3_TEMPREAD1V25_SHIFT 4
366 #define _DEVINFO_ADC0CAL3_TEMPREAD1V25_MASK 0xFFF0UL
368 /* Bit fields for DEVINFO HFRCOCAL0 */
369 #define _DEVINFO_HFRCOCAL0_MASK 0xFFFF3F7FUL
370 #define _DEVINFO_HFRCOCAL0_TUNING_SHIFT 0
371 #define _DEVINFO_HFRCOCAL0_TUNING_MASK 0x7FUL
372 #define _DEVINFO_HFRCOCAL0_FINETUNING_SHIFT 8
373 #define _DEVINFO_HFRCOCAL0_FINETUNING_MASK 0x3F00UL
374 #define _DEVINFO_HFRCOCAL0_FREQRANGE_SHIFT 16
375 #define _DEVINFO_HFRCOCAL0_FREQRANGE_MASK 0x1F0000UL
376 #define _DEVINFO_HFRCOCAL0_CMPBIAS_SHIFT 21
377 #define _DEVINFO_HFRCOCAL0_CMPBIAS_MASK 0xE00000UL
378 #define _DEVINFO_HFRCOCAL0_LDOHP_SHIFT 24
379 #define _DEVINFO_HFRCOCAL0_LDOHP_MASK 0x1000000UL
380 #define _DEVINFO_HFRCOCAL0_CLKDIV_SHIFT 25
381 #define _DEVINFO_HFRCOCAL0_CLKDIV_MASK 0x6000000UL
382 #define _DEVINFO_HFRCOCAL0_FINETUNINGEN_SHIFT 27
383 #define _DEVINFO_HFRCOCAL0_FINETUNINGEN_MASK 0x8000000UL
384 #define _DEVINFO_HFRCOCAL0_VREFTC_SHIFT 28
385 #define _DEVINFO_HFRCOCAL0_VREFTC_MASK 0xF0000000UL
387 /* Bit fields for DEVINFO HFRCOCAL3 */
388 #define _DEVINFO_HFRCOCAL3_MASK 0xFFFF3F7FUL
389 #define _DEVINFO_HFRCOCAL3_TUNING_SHIFT 0
390 #define _DEVINFO_HFRCOCAL3_TUNING_MASK 0x7FUL
391 #define _DEVINFO_HFRCOCAL3_FINETUNING_SHIFT 8
392 #define _DEVINFO_HFRCOCAL3_FINETUNING_MASK 0x3F00UL
393 #define _DEVINFO_HFRCOCAL3_FREQRANGE_SHIFT 16
394 #define _DEVINFO_HFRCOCAL3_FREQRANGE_MASK 0x1F0000UL
395 #define _DEVINFO_HFRCOCAL3_CMPBIAS_SHIFT 21
396 #define _DEVINFO_HFRCOCAL3_CMPBIAS_MASK 0xE00000UL
397 #define _DEVINFO_HFRCOCAL3_LDOHP_SHIFT 24
398 #define _DEVINFO_HFRCOCAL3_LDOHP_MASK 0x1000000UL
399 #define _DEVINFO_HFRCOCAL3_CLKDIV_SHIFT 25
400 #define _DEVINFO_HFRCOCAL3_CLKDIV_MASK 0x6000000UL
401 #define _DEVINFO_HFRCOCAL3_FINETUNINGEN_SHIFT 27
402 #define _DEVINFO_HFRCOCAL3_FINETUNINGEN_MASK 0x8000000UL
403 #define _DEVINFO_HFRCOCAL3_VREFTC_SHIFT 28
404 #define _DEVINFO_HFRCOCAL3_VREFTC_MASK 0xF0000000UL
406 /* Bit fields for DEVINFO HFRCOCAL6 */
407 #define _DEVINFO_HFRCOCAL6_MASK 0xFFFF3F7FUL
408 #define _DEVINFO_HFRCOCAL6_TUNING_SHIFT 0
409 #define _DEVINFO_HFRCOCAL6_TUNING_MASK 0x7FUL
410 #define _DEVINFO_HFRCOCAL6_FINETUNING_SHIFT 8
411 #define _DEVINFO_HFRCOCAL6_FINETUNING_MASK 0x3F00UL
412 #define _DEVINFO_HFRCOCAL6_FREQRANGE_SHIFT 16
413 #define _DEVINFO_HFRCOCAL6_FREQRANGE_MASK 0x1F0000UL
414 #define _DEVINFO_HFRCOCAL6_CMPBIAS_SHIFT 21
415 #define _DEVINFO_HFRCOCAL6_CMPBIAS_MASK 0xE00000UL
416 #define _DEVINFO_HFRCOCAL6_LDOHP_SHIFT 24
417 #define _DEVINFO_HFRCOCAL6_LDOHP_MASK 0x1000000UL
418 #define _DEVINFO_HFRCOCAL6_CLKDIV_SHIFT 25
419 #define _DEVINFO_HFRCOCAL6_CLKDIV_MASK 0x6000000UL
420 #define _DEVINFO_HFRCOCAL6_FINETUNINGEN_SHIFT 27
421 #define _DEVINFO_HFRCOCAL6_FINETUNINGEN_MASK 0x8000000UL
422 #define _DEVINFO_HFRCOCAL6_VREFTC_SHIFT 28
423 #define _DEVINFO_HFRCOCAL6_VREFTC_MASK 0xF0000000UL
425 /* Bit fields for DEVINFO HFRCOCAL7 */
426 #define _DEVINFO_HFRCOCAL7_MASK 0xFFFF3F7FUL
427 #define _DEVINFO_HFRCOCAL7_TUNING_SHIFT 0
428 #define _DEVINFO_HFRCOCAL7_TUNING_MASK 0x7FUL
429 #define _DEVINFO_HFRCOCAL7_FINETUNING_SHIFT 8
430 #define _DEVINFO_HFRCOCAL7_FINETUNING_MASK 0x3F00UL
431 #define _DEVINFO_HFRCOCAL7_FREQRANGE_SHIFT 16
432 #define _DEVINFO_HFRCOCAL7_FREQRANGE_MASK 0x1F0000UL
433 #define _DEVINFO_HFRCOCAL7_CMPBIAS_SHIFT 21
434 #define _DEVINFO_HFRCOCAL7_CMPBIAS_MASK 0xE00000UL
435 #define _DEVINFO_HFRCOCAL7_LDOHP_SHIFT 24
436 #define _DEVINFO_HFRCOCAL7_LDOHP_MASK 0x1000000UL
437 #define _DEVINFO_HFRCOCAL7_CLKDIV_SHIFT 25
438 #define _DEVINFO_HFRCOCAL7_CLKDIV_MASK 0x6000000UL
439 #define _DEVINFO_HFRCOCAL7_FINETUNINGEN_SHIFT 27
440 #define _DEVINFO_HFRCOCAL7_FINETUNINGEN_MASK 0x8000000UL
441 #define _DEVINFO_HFRCOCAL7_VREFTC_SHIFT 28
442 #define _DEVINFO_HFRCOCAL7_VREFTC_MASK 0xF0000000UL
444 /* Bit fields for DEVINFO HFRCOCAL8 */
445 #define _DEVINFO_HFRCOCAL8_MASK 0xFFFF3F7FUL
446 #define _DEVINFO_HFRCOCAL8_TUNING_SHIFT 0
447 #define _DEVINFO_HFRCOCAL8_TUNING_MASK 0x7FUL
448 #define _DEVINFO_HFRCOCAL8_FINETUNING_SHIFT 8
449 #define _DEVINFO_HFRCOCAL8_FINETUNING_MASK 0x3F00UL
450 #define _DEVINFO_HFRCOCAL8_FREQRANGE_SHIFT 16
451 #define _DEVINFO_HFRCOCAL8_FREQRANGE_MASK 0x1F0000UL
452 #define _DEVINFO_HFRCOCAL8_CMPBIAS_SHIFT 21
453 #define _DEVINFO_HFRCOCAL8_CMPBIAS_MASK 0xE00000UL
454 #define _DEVINFO_HFRCOCAL8_LDOHP_SHIFT 24
455 #define _DEVINFO_HFRCOCAL8_LDOHP_MASK 0x1000000UL
456 #define _DEVINFO_HFRCOCAL8_CLKDIV_SHIFT 25
457 #define _DEVINFO_HFRCOCAL8_CLKDIV_MASK 0x6000000UL
458 #define _DEVINFO_HFRCOCAL8_FINETUNINGEN_SHIFT 27
459 #define _DEVINFO_HFRCOCAL8_FINETUNINGEN_MASK 0x8000000UL
460 #define _DEVINFO_HFRCOCAL8_VREFTC_SHIFT 28
461 #define _DEVINFO_HFRCOCAL8_VREFTC_MASK 0xF0000000UL
463 /* Bit fields for DEVINFO HFRCOCAL10 */
464 #define _DEVINFO_HFRCOCAL10_MASK 0xFFFF3F7FUL
465 #define _DEVINFO_HFRCOCAL10_TUNING_SHIFT 0
466 #define _DEVINFO_HFRCOCAL10_TUNING_MASK 0x7FUL
467 #define _DEVINFO_HFRCOCAL10_FINETUNING_SHIFT 8
468 #define _DEVINFO_HFRCOCAL10_FINETUNING_MASK 0x3F00UL
469 #define _DEVINFO_HFRCOCAL10_FREQRANGE_SHIFT 16
470 #define _DEVINFO_HFRCOCAL10_FREQRANGE_MASK 0x1F0000UL
471 #define _DEVINFO_HFRCOCAL10_CMPBIAS_SHIFT 21
472 #define _DEVINFO_HFRCOCAL10_CMPBIAS_MASK 0xE00000UL
473 #define _DEVINFO_HFRCOCAL10_LDOHP_SHIFT 24
474 #define _DEVINFO_HFRCOCAL10_LDOHP_MASK 0x1000000UL
475 #define _DEVINFO_HFRCOCAL10_CLKDIV_SHIFT 25
476 #define _DEVINFO_HFRCOCAL10_CLKDIV_MASK 0x6000000UL
477 #define _DEVINFO_HFRCOCAL10_FINETUNINGEN_SHIFT 27
478 #define _DEVINFO_HFRCOCAL10_FINETUNINGEN_MASK 0x8000000UL
479 #define _DEVINFO_HFRCOCAL10_VREFTC_SHIFT 28
480 #define _DEVINFO_HFRCOCAL10_VREFTC_MASK 0xF0000000UL
482 /* Bit fields for DEVINFO HFRCOCAL11 */
483 #define _DEVINFO_HFRCOCAL11_MASK 0xFFFF3F7FUL
484 #define _DEVINFO_HFRCOCAL11_TUNING_SHIFT 0
485 #define _DEVINFO_HFRCOCAL11_TUNING_MASK 0x7FUL
486 #define _DEVINFO_HFRCOCAL11_FINETUNING_SHIFT 8
487 #define _DEVINFO_HFRCOCAL11_FINETUNING_MASK 0x3F00UL
488 #define _DEVINFO_HFRCOCAL11_FREQRANGE_SHIFT 16
489 #define _DEVINFO_HFRCOCAL11_FREQRANGE_MASK 0x1F0000UL
490 #define _DEVINFO_HFRCOCAL11_CMPBIAS_SHIFT 21
491 #define _DEVINFO_HFRCOCAL11_CMPBIAS_MASK 0xE00000UL
492 #define _DEVINFO_HFRCOCAL11_LDOHP_SHIFT 24
493 #define _DEVINFO_HFRCOCAL11_LDOHP_MASK 0x1000000UL
494 #define _DEVINFO_HFRCOCAL11_CLKDIV_SHIFT 25
495 #define _DEVINFO_HFRCOCAL11_CLKDIV_MASK 0x6000000UL
496 #define _DEVINFO_HFRCOCAL11_FINETUNINGEN_SHIFT 27
497 #define _DEVINFO_HFRCOCAL11_FINETUNINGEN_MASK 0x8000000UL
498 #define _DEVINFO_HFRCOCAL11_VREFTC_SHIFT 28
499 #define _DEVINFO_HFRCOCAL11_VREFTC_MASK 0xF0000000UL
501 /* Bit fields for DEVINFO HFRCOCAL12 */
502 #define _DEVINFO_HFRCOCAL12_MASK 0xFFFF3F7FUL
503 #define _DEVINFO_HFRCOCAL12_TUNING_SHIFT 0
504 #define _DEVINFO_HFRCOCAL12_TUNING_MASK 0x7FUL
505 #define _DEVINFO_HFRCOCAL12_FINETUNING_SHIFT 8
506 #define _DEVINFO_HFRCOCAL12_FINETUNING_MASK 0x3F00UL
507 #define _DEVINFO_HFRCOCAL12_FREQRANGE_SHIFT 16
508 #define _DEVINFO_HFRCOCAL12_FREQRANGE_MASK 0x1F0000UL
509 #define _DEVINFO_HFRCOCAL12_CMPBIAS_SHIFT 21
510 #define _DEVINFO_HFRCOCAL12_CMPBIAS_MASK 0xE00000UL
511 #define _DEVINFO_HFRCOCAL12_LDOHP_SHIFT 24
512 #define _DEVINFO_HFRCOCAL12_LDOHP_MASK 0x1000000UL
513 #define _DEVINFO_HFRCOCAL12_CLKDIV_SHIFT 25
514 #define _DEVINFO_HFRCOCAL12_CLKDIV_MASK 0x6000000UL
515 #define _DEVINFO_HFRCOCAL12_FINETUNINGEN_SHIFT 27
516 #define _DEVINFO_HFRCOCAL12_FINETUNINGEN_MASK 0x8000000UL
517 #define _DEVINFO_HFRCOCAL12_VREFTC_SHIFT 28
518 #define _DEVINFO_HFRCOCAL12_VREFTC_MASK 0xF0000000UL
520 /* Bit fields for DEVINFO AUXHFRCOCAL0 */
521 #define _DEVINFO_AUXHFRCOCAL0_MASK 0xFFFF3F7FUL
522 #define _DEVINFO_AUXHFRCOCAL0_TUNING_SHIFT 0
523 #define _DEVINFO_AUXHFRCOCAL0_TUNING_MASK 0x7FUL
524 #define _DEVINFO_AUXHFRCOCAL0_FINETUNING_SHIFT 8
525 #define _DEVINFO_AUXHFRCOCAL0_FINETUNING_MASK 0x3F00UL
526 #define _DEVINFO_AUXHFRCOCAL0_FREQRANGE_SHIFT 16
527 #define _DEVINFO_AUXHFRCOCAL0_FREQRANGE_MASK 0x1F0000UL
528 #define _DEVINFO_AUXHFRCOCAL0_CMPBIAS_SHIFT 21
529 #define _DEVINFO_AUXHFRCOCAL0_CMPBIAS_MASK 0xE00000UL
530 #define _DEVINFO_AUXHFRCOCAL0_LDOHP_SHIFT 24
531 #define _DEVINFO_AUXHFRCOCAL0_LDOHP_MASK 0x1000000UL
532 #define _DEVINFO_AUXHFRCOCAL0_CLKDIV_SHIFT 25
533 #define _DEVINFO_AUXHFRCOCAL0_CLKDIV_MASK 0x6000000UL
534 #define _DEVINFO_AUXHFRCOCAL0_FINETUNINGEN_SHIFT 27
535 #define _DEVINFO_AUXHFRCOCAL0_FINETUNINGEN_MASK 0x8000000UL
536 #define _DEVINFO_AUXHFRCOCAL0_VREFTC_SHIFT 28
537 #define _DEVINFO_AUXHFRCOCAL0_VREFTC_MASK 0xF0000000UL
539 /* Bit fields for DEVINFO AUXHFRCOCAL3 */
540 #define _DEVINFO_AUXHFRCOCAL3_MASK 0xFFFF3F7FUL
541 #define _DEVINFO_AUXHFRCOCAL3_TUNING_SHIFT 0
542 #define _DEVINFO_AUXHFRCOCAL3_TUNING_MASK 0x7FUL
543 #define _DEVINFO_AUXHFRCOCAL3_FINETUNING_SHIFT 8
544 #define _DEVINFO_AUXHFRCOCAL3_FINETUNING_MASK 0x3F00UL
545 #define _DEVINFO_AUXHFRCOCAL3_FREQRANGE_SHIFT 16
546 #define _DEVINFO_AUXHFRCOCAL3_FREQRANGE_MASK 0x1F0000UL
547 #define _DEVINFO_AUXHFRCOCAL3_CMPBIAS_SHIFT 21
548 #define _DEVINFO_AUXHFRCOCAL3_CMPBIAS_MASK 0xE00000UL
549 #define _DEVINFO_AUXHFRCOCAL3_LDOHP_SHIFT 24
550 #define _DEVINFO_AUXHFRCOCAL3_LDOHP_MASK 0x1000000UL
551 #define _DEVINFO_AUXHFRCOCAL3_CLKDIV_SHIFT 25
552 #define _DEVINFO_AUXHFRCOCAL3_CLKDIV_MASK 0x6000000UL
553 #define _DEVINFO_AUXHFRCOCAL3_FINETUNINGEN_SHIFT 27
554 #define _DEVINFO_AUXHFRCOCAL3_FINETUNINGEN_MASK 0x8000000UL
555 #define _DEVINFO_AUXHFRCOCAL3_VREFTC_SHIFT 28
556 #define _DEVINFO_AUXHFRCOCAL3_VREFTC_MASK 0xF0000000UL
558 /* Bit fields for DEVINFO AUXHFRCOCAL6 */
559 #define _DEVINFO_AUXHFRCOCAL6_MASK 0xFFFF3F7FUL
560 #define _DEVINFO_AUXHFRCOCAL6_TUNING_SHIFT 0
561 #define _DEVINFO_AUXHFRCOCAL6_TUNING_MASK 0x7FUL
562 #define _DEVINFO_AUXHFRCOCAL6_FINETUNING_SHIFT 8
563 #define _DEVINFO_AUXHFRCOCAL6_FINETUNING_MASK 0x3F00UL
564 #define _DEVINFO_AUXHFRCOCAL6_FREQRANGE_SHIFT 16
565 #define _DEVINFO_AUXHFRCOCAL6_FREQRANGE_MASK 0x1F0000UL
566 #define _DEVINFO_AUXHFRCOCAL6_CMPBIAS_SHIFT 21
567 #define _DEVINFO_AUXHFRCOCAL6_CMPBIAS_MASK 0xE00000UL
568 #define _DEVINFO_AUXHFRCOCAL6_LDOHP_SHIFT 24
569 #define _DEVINFO_AUXHFRCOCAL6_LDOHP_MASK 0x1000000UL
570 #define _DEVINFO_AUXHFRCOCAL6_CLKDIV_SHIFT 25
571 #define _DEVINFO_AUXHFRCOCAL6_CLKDIV_MASK 0x6000000UL
572 #define _DEVINFO_AUXHFRCOCAL6_FINETUNINGEN_SHIFT 27
573 #define _DEVINFO_AUXHFRCOCAL6_FINETUNINGEN_MASK 0x8000000UL
574 #define _DEVINFO_AUXHFRCOCAL6_VREFTC_SHIFT 28
575 #define _DEVINFO_AUXHFRCOCAL6_VREFTC_MASK 0xF0000000UL
577 /* Bit fields for DEVINFO AUXHFRCOCAL7 */
578 #define _DEVINFO_AUXHFRCOCAL7_MASK 0xFFFF3F7FUL
579 #define _DEVINFO_AUXHFRCOCAL7_TUNING_SHIFT 0
580 #define _DEVINFO_AUXHFRCOCAL7_TUNING_MASK 0x7FUL
581 #define _DEVINFO_AUXHFRCOCAL7_FINETUNING_SHIFT 8
582 #define _DEVINFO_AUXHFRCOCAL7_FINETUNING_MASK 0x3F00UL
583 #define _DEVINFO_AUXHFRCOCAL7_FREQRANGE_SHIFT 16
584 #define _DEVINFO_AUXHFRCOCAL7_FREQRANGE_MASK 0x1F0000UL
585 #define _DEVINFO_AUXHFRCOCAL7_CMPBIAS_SHIFT 21
586 #define _DEVINFO_AUXHFRCOCAL7_CMPBIAS_MASK 0xE00000UL
587 #define _DEVINFO_AUXHFRCOCAL7_LDOHP_SHIFT 24
588 #define _DEVINFO_AUXHFRCOCAL7_LDOHP_MASK 0x1000000UL
589 #define _DEVINFO_AUXHFRCOCAL7_CLKDIV_SHIFT 25
590 #define _DEVINFO_AUXHFRCOCAL7_CLKDIV_MASK 0x6000000UL
591 #define _DEVINFO_AUXHFRCOCAL7_FINETUNINGEN_SHIFT 27
592 #define _DEVINFO_AUXHFRCOCAL7_FINETUNINGEN_MASK 0x8000000UL
593 #define _DEVINFO_AUXHFRCOCAL7_VREFTC_SHIFT 28
594 #define _DEVINFO_AUXHFRCOCAL7_VREFTC_MASK 0xF0000000UL
596 /* Bit fields for DEVINFO AUXHFRCOCAL8 */
597 #define _DEVINFO_AUXHFRCOCAL8_MASK 0xFFFF3F7FUL
598 #define _DEVINFO_AUXHFRCOCAL8_TUNING_SHIFT 0
599 #define _DEVINFO_AUXHFRCOCAL8_TUNING_MASK 0x7FUL
600 #define _DEVINFO_AUXHFRCOCAL8_FINETUNING_SHIFT 8
601 #define _DEVINFO_AUXHFRCOCAL8_FINETUNING_MASK 0x3F00UL
602 #define _DEVINFO_AUXHFRCOCAL8_FREQRANGE_SHIFT 16
603 #define _DEVINFO_AUXHFRCOCAL8_FREQRANGE_MASK 0x1F0000UL
604 #define _DEVINFO_AUXHFRCOCAL8_CMPBIAS_SHIFT 21
605 #define _DEVINFO_AUXHFRCOCAL8_CMPBIAS_MASK 0xE00000UL
606 #define _DEVINFO_AUXHFRCOCAL8_LDOHP_SHIFT 24
607 #define _DEVINFO_AUXHFRCOCAL8_LDOHP_MASK 0x1000000UL
608 #define _DEVINFO_AUXHFRCOCAL8_CLKDIV_SHIFT 25
609 #define _DEVINFO_AUXHFRCOCAL8_CLKDIV_MASK 0x6000000UL
610 #define _DEVINFO_AUXHFRCOCAL8_FINETUNINGEN_SHIFT 27
611 #define _DEVINFO_AUXHFRCOCAL8_FINETUNINGEN_MASK 0x8000000UL
612 #define _DEVINFO_AUXHFRCOCAL8_VREFTC_SHIFT 28
613 #define _DEVINFO_AUXHFRCOCAL8_VREFTC_MASK 0xF0000000UL
615 /* Bit fields for DEVINFO AUXHFRCOCAL10 */
616 #define _DEVINFO_AUXHFRCOCAL10_MASK 0xFFFF3F7FUL
617 #define _DEVINFO_AUXHFRCOCAL10_TUNING_SHIFT 0
618 #define _DEVINFO_AUXHFRCOCAL10_TUNING_MASK 0x7FUL
619 #define _DEVINFO_AUXHFRCOCAL10_FINETUNING_SHIFT 8
620 #define _DEVINFO_AUXHFRCOCAL10_FINETUNING_MASK 0x3F00UL
621 #define _DEVINFO_AUXHFRCOCAL10_FREQRANGE_SHIFT 16
622 #define _DEVINFO_AUXHFRCOCAL10_FREQRANGE_MASK 0x1F0000UL
623 #define _DEVINFO_AUXHFRCOCAL10_CMPBIAS_SHIFT 21
624 #define _DEVINFO_AUXHFRCOCAL10_CMPBIAS_MASK 0xE00000UL
625 #define _DEVINFO_AUXHFRCOCAL10_LDOHP_SHIFT 24
626 #define _DEVINFO_AUXHFRCOCAL10_LDOHP_MASK 0x1000000UL
627 #define _DEVINFO_AUXHFRCOCAL10_CLKDIV_SHIFT 25
628 #define _DEVINFO_AUXHFRCOCAL10_CLKDIV_MASK 0x6000000UL
629 #define _DEVINFO_AUXHFRCOCAL10_FINETUNINGEN_SHIFT 27
630 #define _DEVINFO_AUXHFRCOCAL10_FINETUNINGEN_MASK 0x8000000UL
631 #define _DEVINFO_AUXHFRCOCAL10_VREFTC_SHIFT 28
632 #define _DEVINFO_AUXHFRCOCAL10_VREFTC_MASK 0xF0000000UL
634 /* Bit fields for DEVINFO AUXHFRCOCAL11 */
635 #define _DEVINFO_AUXHFRCOCAL11_MASK 0xFFFF3F7FUL
636 #define _DEVINFO_AUXHFRCOCAL11_TUNING_SHIFT 0
637 #define _DEVINFO_AUXHFRCOCAL11_TUNING_MASK 0x7FUL
638 #define _DEVINFO_AUXHFRCOCAL11_FINETUNING_SHIFT 8
639 #define _DEVINFO_AUXHFRCOCAL11_FINETUNING_MASK 0x3F00UL
640 #define _DEVINFO_AUXHFRCOCAL11_FREQRANGE_SHIFT 16
641 #define _DEVINFO_AUXHFRCOCAL11_FREQRANGE_MASK 0x1F0000UL
642 #define _DEVINFO_AUXHFRCOCAL11_CMPBIAS_SHIFT 21
643 #define _DEVINFO_AUXHFRCOCAL11_CMPBIAS_MASK 0xE00000UL
644 #define _DEVINFO_AUXHFRCOCAL11_LDOHP_SHIFT 24
645 #define _DEVINFO_AUXHFRCOCAL11_LDOHP_MASK 0x1000000UL
646 #define _DEVINFO_AUXHFRCOCAL11_CLKDIV_SHIFT 25
647 #define _DEVINFO_AUXHFRCOCAL11_CLKDIV_MASK 0x6000000UL
648 #define _DEVINFO_AUXHFRCOCAL11_FINETUNINGEN_SHIFT 27
649 #define _DEVINFO_AUXHFRCOCAL11_FINETUNINGEN_MASK 0x8000000UL
650 #define _DEVINFO_AUXHFRCOCAL11_VREFTC_SHIFT 28
651 #define _DEVINFO_AUXHFRCOCAL11_VREFTC_MASK 0xF0000000UL
653 /* Bit fields for DEVINFO AUXHFRCOCAL12 */
654 #define _DEVINFO_AUXHFRCOCAL12_MASK 0xFFFF3F7FUL
655 #define _DEVINFO_AUXHFRCOCAL12_TUNING_SHIFT 0
656 #define _DEVINFO_AUXHFRCOCAL12_TUNING_MASK 0x7FUL
657 #define _DEVINFO_AUXHFRCOCAL12_FINETUNING_SHIFT 8
658 #define _DEVINFO_AUXHFRCOCAL12_FINETUNING_MASK 0x3F00UL
659 #define _DEVINFO_AUXHFRCOCAL12_FREQRANGE_SHIFT 16
660 #define _DEVINFO_AUXHFRCOCAL12_FREQRANGE_MASK 0x1F0000UL
661 #define _DEVINFO_AUXHFRCOCAL12_CMPBIAS_SHIFT 21
662 #define _DEVINFO_AUXHFRCOCAL12_CMPBIAS_MASK 0xE00000UL
663 #define _DEVINFO_AUXHFRCOCAL12_LDOHP_SHIFT 24
664 #define _DEVINFO_AUXHFRCOCAL12_LDOHP_MASK 0x1000000UL
665 #define _DEVINFO_AUXHFRCOCAL12_CLKDIV_SHIFT 25
666 #define _DEVINFO_AUXHFRCOCAL12_CLKDIV_MASK 0x6000000UL
667 #define _DEVINFO_AUXHFRCOCAL12_FINETUNINGEN_SHIFT 27
668 #define _DEVINFO_AUXHFRCOCAL12_FINETUNINGEN_MASK 0x8000000UL
669 #define _DEVINFO_AUXHFRCOCAL12_VREFTC_SHIFT 28
670 #define _DEVINFO_AUXHFRCOCAL12_VREFTC_MASK 0xF0000000UL
672 /* Bit fields for DEVINFO VMONCAL0 */
673 #define _DEVINFO_VMONCAL0_MASK 0xFFFFFFFFUL
674 #define _DEVINFO_VMONCAL0_AVDD1V86THRESFINE_SHIFT 0
675 #define _DEVINFO_VMONCAL0_AVDD1V86THRESFINE_MASK 0xFUL
676 #define _DEVINFO_VMONCAL0_AVDD1V86THRESCOARSE_SHIFT 4
677 #define _DEVINFO_VMONCAL0_AVDD1V86THRESCOARSE_MASK 0xF0UL
678 #define _DEVINFO_VMONCAL0_AVDD2V98THRESFINE_SHIFT 8
679 #define _DEVINFO_VMONCAL0_AVDD2V98THRESFINE_MASK 0xF00UL
680 #define _DEVINFO_VMONCAL0_AVDD2V98THRESCOARSE_SHIFT 12
681 #define _DEVINFO_VMONCAL0_AVDD2V98THRESCOARSE_MASK 0xF000UL
682 #define _DEVINFO_VMONCAL0_ALTAVDD1V86THRESFINE_SHIFT 16
683 #define _DEVINFO_VMONCAL0_ALTAVDD1V86THRESFINE_MASK 0xF0000UL
684 #define _DEVINFO_VMONCAL0_ALTAVDD1V86THRESCOARSE_SHIFT 20
685 #define _DEVINFO_VMONCAL0_ALTAVDD1V86THRESCOARSE_MASK 0xF00000UL
686 #define _DEVINFO_VMONCAL0_ALTAVDD2V98THRESFINE_SHIFT 24
687 #define _DEVINFO_VMONCAL0_ALTAVDD2V98THRESFINE_MASK 0xF000000UL
688 #define _DEVINFO_VMONCAL0_ALTAVDD2V98THRESCOARSE_SHIFT 28
689 #define _DEVINFO_VMONCAL0_ALTAVDD2V98THRESCOARSE_MASK 0xF0000000UL
691 /* Bit fields for DEVINFO VMONCAL1 */
692 #define _DEVINFO_VMONCAL1_MASK 0xFFFFFFFFUL
693 #define _DEVINFO_VMONCAL1_DVDD1V86THRESFINE_SHIFT 0
694 #define _DEVINFO_VMONCAL1_DVDD1V86THRESFINE_MASK 0xFUL
695 #define _DEVINFO_VMONCAL1_DVDD1V86THRESCOARSE_SHIFT 4
696 #define _DEVINFO_VMONCAL1_DVDD1V86THRESCOARSE_MASK 0xF0UL
697 #define _DEVINFO_VMONCAL1_DVDD2V98THRESFINE_SHIFT 8
698 #define _DEVINFO_VMONCAL1_DVDD2V98THRESFINE_MASK 0xF00UL
699 #define _DEVINFO_VMONCAL1_DVDD2V98THRESCOARSE_SHIFT 12
700 #define _DEVINFO_VMONCAL1_DVDD2V98THRESCOARSE_MASK 0xF000UL
701 #define _DEVINFO_VMONCAL1_IO01V86THRESFINE_SHIFT 16
702 #define _DEVINFO_VMONCAL1_IO01V86THRESFINE_MASK 0xF0000UL
703 #define _DEVINFO_VMONCAL1_IO01V86THRESCOARSE_SHIFT 20
704 #define _DEVINFO_VMONCAL1_IO01V86THRESCOARSE_MASK 0xF00000UL
705 #define _DEVINFO_VMONCAL1_IO02V98THRESFINE_SHIFT 24
706 #define _DEVINFO_VMONCAL1_IO02V98THRESFINE_MASK 0xF000000UL
707 #define _DEVINFO_VMONCAL1_IO02V98THRESCOARSE_SHIFT 28
708 #define _DEVINFO_VMONCAL1_IO02V98THRESCOARSE_MASK 0xF0000000UL
710 /* Bit fields for DEVINFO VMONCAL2 */
711 #define _DEVINFO_VMONCAL2_MASK 0xFFFFFFFFUL
712 #define _DEVINFO_VMONCAL2_PAVDD1V86THRESFINE_SHIFT 0
713 #define _DEVINFO_VMONCAL2_PAVDD1V86THRESFINE_MASK 0xFUL
714 #define _DEVINFO_VMONCAL2_PAVDD1V86THRESCOARSE_SHIFT 4
715 #define _DEVINFO_VMONCAL2_PAVDD1V86THRESCOARSE_MASK 0xF0UL
716 #define _DEVINFO_VMONCAL2_PAVDD2V98THRESFINE_SHIFT 8
717 #define _DEVINFO_VMONCAL2_PAVDD2V98THRESFINE_MASK 0xF00UL
718 #define _DEVINFO_VMONCAL2_PAVDD2V98THRESCOARSE_SHIFT 12
719 #define _DEVINFO_VMONCAL2_PAVDD2V98THRESCOARSE_MASK 0xF000UL
720 #define _DEVINFO_VMONCAL2_FVDD1V86THRESFINE_SHIFT 16
721 #define _DEVINFO_VMONCAL2_FVDD1V86THRESFINE_MASK 0xF0000UL
722 #define _DEVINFO_VMONCAL2_FVDD1V86THRESCOARSE_SHIFT 20
723 #define _DEVINFO_VMONCAL2_FVDD1V86THRESCOARSE_MASK 0xF00000UL
724 #define _DEVINFO_VMONCAL2_FVDD2V98THRESFINE_SHIFT 24
725 #define _DEVINFO_VMONCAL2_FVDD2V98THRESFINE_MASK 0xF000000UL
726 #define _DEVINFO_VMONCAL2_FVDD2V98THRESCOARSE_SHIFT 28
727 #define _DEVINFO_VMONCAL2_FVDD2V98THRESCOARSE_MASK 0xF0000000UL
729 /* Bit fields for DEVINFO IDAC0CAL0 */
730 #define _DEVINFO_IDAC0CAL0_MASK 0xFFFFFFFFUL
731 #define _DEVINFO_IDAC0CAL0_SOURCERANGE0TUNING_SHIFT 0
732 #define _DEVINFO_IDAC0CAL0_SOURCERANGE0TUNING_MASK 0xFFUL
733 #define _DEVINFO_IDAC0CAL0_SOURCERANGE1TUNING_SHIFT 8
734 #define _DEVINFO_IDAC0CAL0_SOURCERANGE1TUNING_MASK 0xFF00UL
735 #define _DEVINFO_IDAC0CAL0_SOURCERANGE2TUNING_SHIFT 16
736 #define _DEVINFO_IDAC0CAL0_SOURCERANGE2TUNING_MASK 0xFF0000UL
737 #define _DEVINFO_IDAC0CAL0_SOURCERANGE3TUNING_SHIFT 24
738 #define _DEVINFO_IDAC0CAL0_SOURCERANGE3TUNING_MASK 0xFF000000UL
740 /* Bit fields for DEVINFO IDAC0CAL1 */
741 #define _DEVINFO_IDAC0CAL1_MASK 0xFFFFFFFFUL
742 #define _DEVINFO_IDAC0CAL1_SINKRANGE0TUNING_SHIFT 0
743 #define _DEVINFO_IDAC0CAL1_SINKRANGE0TUNING_MASK 0xFFUL
744 #define _DEVINFO_IDAC0CAL1_SINKRANGE1TUNING_SHIFT 8
745 #define _DEVINFO_IDAC0CAL1_SINKRANGE1TUNING_MASK 0xFF00UL
746 #define _DEVINFO_IDAC0CAL1_SINKRANGE2TUNING_SHIFT 16
747 #define _DEVINFO_IDAC0CAL1_SINKRANGE2TUNING_MASK 0xFF0000UL
748 #define _DEVINFO_IDAC0CAL1_SINKRANGE3TUNING_SHIFT 24
749 #define _DEVINFO_IDAC0CAL1_SINKRANGE3TUNING_MASK 0xFF000000UL
751 /* Bit fields for DEVINFO DCDCLNVCTRL0 */
752 #define _DEVINFO_DCDCLNVCTRL0_MASK 0xFFFFFFFFUL
753 #define _DEVINFO_DCDCLNVCTRL0_1V2LNATT0_SHIFT 0
754 #define _DEVINFO_DCDCLNVCTRL0_1V2LNATT0_MASK 0xFFUL
755 #define _DEVINFO_DCDCLNVCTRL0_1V8LNATT0_SHIFT 8
756 #define _DEVINFO_DCDCLNVCTRL0_1V8LNATT0_MASK 0xFF00UL
757 #define _DEVINFO_DCDCLNVCTRL0_1V8LNATT1_SHIFT 16
758 #define _DEVINFO_DCDCLNVCTRL0_1V8LNATT1_MASK 0xFF0000UL
759 #define _DEVINFO_DCDCLNVCTRL0_3V0LNATT1_SHIFT 24
760 #define _DEVINFO_DCDCLNVCTRL0_3V0LNATT1_MASK 0xFF000000UL
762 /* Bit fields for DEVINFO DCDCLPVCTRL0 */
763 #define _DEVINFO_DCDCLPVCTRL0_MASK 0xFFFFFFFFUL
764 #define _DEVINFO_DCDCLPVCTRL0_1V2LPATT0LPCMPBIAS0_SHIFT 0
765 #define _DEVINFO_DCDCLPVCTRL0_1V2LPATT0LPCMPBIAS0_MASK 0xFFUL
766 #define _DEVINFO_DCDCLPVCTRL0_1V8LPATT0LPCMPBIAS0_SHIFT 8
767 #define _DEVINFO_DCDCLPVCTRL0_1V8LPATT0LPCMPBIAS0_MASK 0xFF00UL
768 #define _DEVINFO_DCDCLPVCTRL0_1V2LPATT0LPCMPBIAS1_SHIFT 16
769 #define _DEVINFO_DCDCLPVCTRL0_1V2LPATT0LPCMPBIAS1_MASK 0xFF0000UL
770 #define _DEVINFO_DCDCLPVCTRL0_1V8LPATT0LPCMPBIAS1_SHIFT 24
771 #define _DEVINFO_DCDCLPVCTRL0_1V8LPATT0LPCMPBIAS1_MASK 0xFF000000UL
773 /* Bit fields for DEVINFO DCDCLPVCTRL1 */
774 #define _DEVINFO_DCDCLPVCTRL1_MASK 0xFFFFFFFFUL
775 #define _DEVINFO_DCDCLPVCTRL1_1V2LPATT0LPCMPBIAS2_SHIFT 0
776 #define _DEVINFO_DCDCLPVCTRL1_1V2LPATT0LPCMPBIAS2_MASK 0xFFUL
777 #define _DEVINFO_DCDCLPVCTRL1_1V8LPATT0LPCMPBIAS2_SHIFT 8
778 #define _DEVINFO_DCDCLPVCTRL1_1V8LPATT0LPCMPBIAS2_MASK 0xFF00UL
779 #define _DEVINFO_DCDCLPVCTRL1_1V2LPATT0LPCMPBIAS3_SHIFT 16
780 #define _DEVINFO_DCDCLPVCTRL1_1V2LPATT0LPCMPBIAS3_MASK 0xFF0000UL
781 #define _DEVINFO_DCDCLPVCTRL1_1V8LPATT0LPCMPBIAS3_SHIFT 24
782 #define _DEVINFO_DCDCLPVCTRL1_1V8LPATT0LPCMPBIAS3_MASK 0xFF000000UL
784 /* Bit fields for DEVINFO DCDCLPVCTRL2 */
785 #define _DEVINFO_DCDCLPVCTRL2_MASK 0xFFFFFFFFUL
786 #define _DEVINFO_DCDCLPVCTRL2_1V8LPATT1LPCMPBIAS0_SHIFT 0
787 #define _DEVINFO_DCDCLPVCTRL2_1V8LPATT1LPCMPBIAS0_MASK 0xFFUL
788 #define _DEVINFO_DCDCLPVCTRL2_3V0LPATT1LPCMPBIAS0_SHIFT 8
789 #define _DEVINFO_DCDCLPVCTRL2_3V0LPATT1LPCMPBIAS0_MASK 0xFF00UL
790 #define _DEVINFO_DCDCLPVCTRL2_1V8LPATT1LPCMPBIAS1_SHIFT 16
791 #define _DEVINFO_DCDCLPVCTRL2_1V8LPATT1LPCMPBIAS1_MASK 0xFF0000UL
792 #define _DEVINFO_DCDCLPVCTRL2_3V0LPATT1LPCMPBIAS1_SHIFT 24
793 #define _DEVINFO_DCDCLPVCTRL2_3V0LPATT1LPCMPBIAS1_MASK 0xFF000000UL
795 /* Bit fields for DEVINFO DCDCLPVCTRL3 */
796 #define _DEVINFO_DCDCLPVCTRL3_MASK 0xFFFFFFFFUL
797 #define _DEVINFO_DCDCLPVCTRL3_1V8LPATT1LPCMPBIAS2_SHIFT 0
798 #define _DEVINFO_DCDCLPVCTRL3_1V8LPATT1LPCMPBIAS2_MASK 0xFFUL
799 #define _DEVINFO_DCDCLPVCTRL3_3V0LPATT1LPCMPBIAS2_SHIFT 8
800 #define _DEVINFO_DCDCLPVCTRL3_3V0LPATT1LPCMPBIAS2_MASK 0xFF00UL
801 #define _DEVINFO_DCDCLPVCTRL3_1V8LPATT1LPCMPBIAS3_SHIFT 16
802 #define _DEVINFO_DCDCLPVCTRL3_1V8LPATT1LPCMPBIAS3_MASK 0xFF0000UL
803 #define _DEVINFO_DCDCLPVCTRL3_3V0LPATT1LPCMPBIAS3_SHIFT 24
804 #define _DEVINFO_DCDCLPVCTRL3_3V0LPATT1LPCMPBIAS3_MASK 0xFF000000UL
806 /* Bit fields for DEVINFO DCDCLPCMPHYSSEL0 */
807 #define _DEVINFO_DCDCLPCMPHYSSEL0_MASK 0x0000FFFFUL
808 #define _DEVINFO_DCDCLPCMPHYSSEL0_LPCMPHYSSELLPATT0_SHIFT 0
809 #define _DEVINFO_DCDCLPCMPHYSSEL0_LPCMPHYSSELLPATT0_MASK 0xFFUL
810 #define _DEVINFO_DCDCLPCMPHYSSEL0_LPCMPHYSSELLPATT1_SHIFT 8
811 #define _DEVINFO_DCDCLPCMPHYSSEL0_LPCMPHYSSELLPATT1_MASK 0xFF00UL
813 /* Bit fields for DEVINFO DCDCLPCMPHYSSEL1 */
814 #define _DEVINFO_DCDCLPCMPHYSSEL1_MASK 0xFFFFFFFFUL
815 #define _DEVINFO_DCDCLPCMPHYSSEL1_LPCMPHYSSELLPCMPBIAS0_SHIFT 0
816 #define _DEVINFO_DCDCLPCMPHYSSEL1_LPCMPHYSSELLPCMPBIAS0_MASK 0xFFUL
817 #define _DEVINFO_DCDCLPCMPHYSSEL1_LPCMPHYSSELLPCMPBIAS1_SHIFT 8
818 #define _DEVINFO_DCDCLPCMPHYSSEL1_LPCMPHYSSELLPCMPBIAS1_MASK 0xFF00UL
819 #define _DEVINFO_DCDCLPCMPHYSSEL1_LPCMPHYSSELLPCMPBIAS2_SHIFT 16
820 #define _DEVINFO_DCDCLPCMPHYSSEL1_LPCMPHYSSELLPCMPBIAS2_MASK 0xFF0000UL
821 #define _DEVINFO_DCDCLPCMPHYSSEL1_LPCMPHYSSELLPCMPBIAS3_SHIFT 24
822 #define _DEVINFO_DCDCLPCMPHYSSEL1_LPCMPHYSSELLPCMPBIAS3_MASK 0xFF000000UL
824 /* Bit fields for DEVINFO VDAC0MAINCAL */
825 #define _DEVINFO_VDAC0MAINCAL_MASK 0x3FFFFFFFUL
826 #define _DEVINFO_VDAC0MAINCAL_GAINERRTRIM1V25LN_SHIFT 0
827 #define _DEVINFO_VDAC0MAINCAL_GAINERRTRIM1V25LN_MASK 0x3FUL
828 #define _DEVINFO_VDAC0MAINCAL_GAINERRTRIM2V5LN_SHIFT 6
829 #define _DEVINFO_VDAC0MAINCAL_GAINERRTRIM2V5LN_MASK 0xFC0UL
830 #define _DEVINFO_VDAC0MAINCAL_GAINERRTRIM1V25_SHIFT 12
831 #define _DEVINFO_VDAC0MAINCAL_GAINERRTRIM1V25_MASK 0x3F000UL
832 #define _DEVINFO_VDAC0MAINCAL_GAINERRTRIM2V5_SHIFT 18
833 #define _DEVINFO_VDAC0MAINCAL_GAINERRTRIM2V5_MASK 0xFC0000UL
834 #define _DEVINFO_VDAC0MAINCAL_GAINERRTRIMVDDANAEXTPIN_SHIFT 24
835 #define _DEVINFO_VDAC0MAINCAL_GAINERRTRIMVDDANAEXTPIN_MASK 0x3F000000UL
837 /* Bit fields for DEVINFO VDAC0ALTCAL */
838 #define _DEVINFO_VDAC0ALTCAL_MASK 0x3FFFFFFFUL
839 #define _DEVINFO_VDAC0ALTCAL_GAINERRTRIM1V25LNALT_SHIFT 0
840 #define _DEVINFO_VDAC0ALTCAL_GAINERRTRIM1V25LNALT_MASK 0x3FUL
841 #define _DEVINFO_VDAC0ALTCAL_GAINERRTRIM2V5LNALT_SHIFT 6
842 #define _DEVINFO_VDAC0ALTCAL_GAINERRTRIM2V5LNALT_MASK 0xFC0UL
843 #define _DEVINFO_VDAC0ALTCAL_GAINERRTRIM1V25ALT_SHIFT 12
844 #define _DEVINFO_VDAC0ALTCAL_GAINERRTRIM1V25ALT_MASK 0x3F000UL
845 #define _DEVINFO_VDAC0ALTCAL_GAINERRTRIM2V5ALT_SHIFT 18
846 #define _DEVINFO_VDAC0ALTCAL_GAINERRTRIM2V5ALT_MASK 0xFC0000UL
847 #define _DEVINFO_VDAC0ALTCAL_GAINERRTRIMVDDANAEXTPINALT_SHIFT 24
848 #define _DEVINFO_VDAC0ALTCAL_GAINERRTRIMVDDANAEXTPINALT_MASK 0x3F000000UL
850 /* Bit fields for DEVINFO VDAC0CH1CAL */
851 #define _DEVINFO_VDAC0CH1CAL_MASK 0x00000FF7UL
852 #define _DEVINFO_VDAC0CH1CAL_OFFSETTRIM_SHIFT 0
853 #define _DEVINFO_VDAC0CH1CAL_OFFSETTRIM_MASK 0x7UL
854 #define _DEVINFO_VDAC0CH1CAL_GAINERRTRIMCH1A_SHIFT 4
855 #define _DEVINFO_VDAC0CH1CAL_GAINERRTRIMCH1A_MASK 0xF0UL
856 #define _DEVINFO_VDAC0CH1CAL_GAINERRTRIMCH1B_SHIFT 8
857 #define _DEVINFO_VDAC0CH1CAL_GAINERRTRIMCH1B_MASK 0xF00UL
859 /* Bit fields for DEVINFO OPA0CAL0 */
860 #define _DEVINFO_OPA0CAL0_MASK 0x7DF6EDEFUL
861 #define _DEVINFO_OPA0CAL0_CM1_SHIFT 0
862 #define _DEVINFO_OPA0CAL0_CM1_MASK 0xFUL
863 #define _DEVINFO_OPA0CAL0_CM2_SHIFT 5
864 #define _DEVINFO_OPA0CAL0_CM2_MASK 0x1E0UL
865 #define _DEVINFO_OPA0CAL0_CM3_SHIFT 10
866 #define _DEVINFO_OPA0CAL0_CM3_MASK 0xC00UL
867 #define _DEVINFO_OPA0CAL0_GM_SHIFT 13
868 #define _DEVINFO_OPA0CAL0_GM_MASK 0xE000UL
869 #define _DEVINFO_OPA0CAL0_GM3_SHIFT 17
870 #define _DEVINFO_OPA0CAL0_GM3_MASK 0x60000UL
871 #define _DEVINFO_OPA0CAL0_OFFSETP_SHIFT 20
872 #define _DEVINFO_OPA0CAL0_OFFSETP_MASK 0x1F00000UL
873 #define _DEVINFO_OPA0CAL0_OFFSETN_SHIFT 26
874 #define _DEVINFO_OPA0CAL0_OFFSETN_MASK 0x7C000000UL
876 /* Bit fields for DEVINFO OPA0CAL1 */
877 #define _DEVINFO_OPA0CAL1_MASK 0x7DF6EDEFUL
878 #define _DEVINFO_OPA0CAL1_CM1_SHIFT 0
879 #define _DEVINFO_OPA0CAL1_CM1_MASK 0xFUL
880 #define _DEVINFO_OPA0CAL1_CM2_SHIFT 5
881 #define _DEVINFO_OPA0CAL1_CM2_MASK 0x1E0UL
882 #define _DEVINFO_OPA0CAL1_CM3_SHIFT 10
883 #define _DEVINFO_OPA0CAL1_CM3_MASK 0xC00UL
884 #define _DEVINFO_OPA0CAL1_GM_SHIFT 13
885 #define _DEVINFO_OPA0CAL1_GM_MASK 0xE000UL
886 #define _DEVINFO_OPA0CAL1_GM3_SHIFT 17
887 #define _DEVINFO_OPA0CAL1_GM3_MASK 0x60000UL
888 #define _DEVINFO_OPA0CAL1_OFFSETP_SHIFT 20
889 #define _DEVINFO_OPA0CAL1_OFFSETP_MASK 0x1F00000UL
890 #define _DEVINFO_OPA0CAL1_OFFSETN_SHIFT 26
891 #define _DEVINFO_OPA0CAL1_OFFSETN_MASK 0x7C000000UL
893 /* Bit fields for DEVINFO OPA0CAL2 */
894 #define _DEVINFO_OPA0CAL2_MASK 0x7DF6EDEFUL
895 #define _DEVINFO_OPA0CAL2_CM1_SHIFT 0
896 #define _DEVINFO_OPA0CAL2_CM1_MASK 0xFUL
897 #define _DEVINFO_OPA0CAL2_CM2_SHIFT 5
898 #define _DEVINFO_OPA0CAL2_CM2_MASK 0x1E0UL
899 #define _DEVINFO_OPA0CAL2_CM3_SHIFT 10
900 #define _DEVINFO_OPA0CAL2_CM3_MASK 0xC00UL
901 #define _DEVINFO_OPA0CAL2_GM_SHIFT 13
902 #define _DEVINFO_OPA0CAL2_GM_MASK 0xE000UL
903 #define _DEVINFO_OPA0CAL2_GM3_SHIFT 17
904 #define _DEVINFO_OPA0CAL2_GM3_MASK 0x60000UL
905 #define _DEVINFO_OPA0CAL2_OFFSETP_SHIFT 20
906 #define _DEVINFO_OPA0CAL2_OFFSETP_MASK 0x1F00000UL
907 #define _DEVINFO_OPA0CAL2_OFFSETN_SHIFT 26
908 #define _DEVINFO_OPA0CAL2_OFFSETN_MASK 0x7C000000UL
910 /* Bit fields for DEVINFO OPA0CAL3 */
911 #define _DEVINFO_OPA0CAL3_MASK 0x7DF6EDEFUL
912 #define _DEVINFO_OPA0CAL3_CM1_SHIFT 0
913 #define _DEVINFO_OPA0CAL3_CM1_MASK 0xFUL
914 #define _DEVINFO_OPA0CAL3_CM2_SHIFT 5
915 #define _DEVINFO_OPA0CAL3_CM2_MASK 0x1E0UL
916 #define _DEVINFO_OPA0CAL3_CM3_SHIFT 10
917 #define _DEVINFO_OPA0CAL3_CM3_MASK 0xC00UL
918 #define _DEVINFO_OPA0CAL3_GM_SHIFT 13
919 #define _DEVINFO_OPA0CAL3_GM_MASK 0xE000UL
920 #define _DEVINFO_OPA0CAL3_GM3_SHIFT 17
921 #define _DEVINFO_OPA0CAL3_GM3_MASK 0x60000UL
922 #define _DEVINFO_OPA0CAL3_OFFSETP_SHIFT 20
923 #define _DEVINFO_OPA0CAL3_OFFSETP_MASK 0x1F00000UL
924 #define _DEVINFO_OPA0CAL3_OFFSETN_SHIFT 26
925 #define _DEVINFO_OPA0CAL3_OFFSETN_MASK 0x7C000000UL
927 /* Bit fields for DEVINFO OPA1CAL0 */
928 #define _DEVINFO_OPA1CAL0_MASK 0x7DF6EDEFUL
929 #define _DEVINFO_OPA1CAL0_CM1_SHIFT 0
930 #define _DEVINFO_OPA1CAL0_CM1_MASK 0xFUL
931 #define _DEVINFO_OPA1CAL0_CM2_SHIFT 5
932 #define _DEVINFO_OPA1CAL0_CM2_MASK 0x1E0UL
933 #define _DEVINFO_OPA1CAL0_CM3_SHIFT 10
934 #define _DEVINFO_OPA1CAL0_CM3_MASK 0xC00UL
935 #define _DEVINFO_OPA1CAL0_GM_SHIFT 13
936 #define _DEVINFO_OPA1CAL0_GM_MASK 0xE000UL
937 #define _DEVINFO_OPA1CAL0_GM3_SHIFT 17
938 #define _DEVINFO_OPA1CAL0_GM3_MASK 0x60000UL
939 #define _DEVINFO_OPA1CAL0_OFFSETP_SHIFT 20
940 #define _DEVINFO_OPA1CAL0_OFFSETP_MASK 0x1F00000UL
941 #define _DEVINFO_OPA1CAL0_OFFSETN_SHIFT 26
942 #define _DEVINFO_OPA1CAL0_OFFSETN_MASK 0x7C000000UL
944 /* Bit fields for DEVINFO OPA1CAL1 */
945 #define _DEVINFO_OPA1CAL1_MASK 0x7DF6EDEFUL
946 #define _DEVINFO_OPA1CAL1_CM1_SHIFT 0
947 #define _DEVINFO_OPA1CAL1_CM1_MASK 0xFUL
948 #define _DEVINFO_OPA1CAL1_CM2_SHIFT 5
949 #define _DEVINFO_OPA1CAL1_CM2_MASK 0x1E0UL
950 #define _DEVINFO_OPA1CAL1_CM3_SHIFT 10
951 #define _DEVINFO_OPA1CAL1_CM3_MASK 0xC00UL
952 #define _DEVINFO_OPA1CAL1_GM_SHIFT 13
953 #define _DEVINFO_OPA1CAL1_GM_MASK 0xE000UL
954 #define _DEVINFO_OPA1CAL1_GM3_SHIFT 17
955 #define _DEVINFO_OPA1CAL1_GM3_MASK 0x60000UL
956 #define _DEVINFO_OPA1CAL1_OFFSETP_SHIFT 20
957 #define _DEVINFO_OPA1CAL1_OFFSETP_MASK 0x1F00000UL
958 #define _DEVINFO_OPA1CAL1_OFFSETN_SHIFT 26
959 #define _DEVINFO_OPA1CAL1_OFFSETN_MASK 0x7C000000UL
961 /* Bit fields for DEVINFO OPA1CAL2 */
962 #define _DEVINFO_OPA1CAL2_MASK 0x7DF6EDEFUL
963 #define _DEVINFO_OPA1CAL2_CM1_SHIFT 0
964 #define _DEVINFO_OPA1CAL2_CM1_MASK 0xFUL
965 #define _DEVINFO_OPA1CAL2_CM2_SHIFT 5
966 #define _DEVINFO_OPA1CAL2_CM2_MASK 0x1E0UL
967 #define _DEVINFO_OPA1CAL2_CM3_SHIFT 10
968 #define _DEVINFO_OPA1CAL2_CM3_MASK 0xC00UL
969 #define _DEVINFO_OPA1CAL2_GM_SHIFT 13
970 #define _DEVINFO_OPA1CAL2_GM_MASK 0xE000UL
971 #define _DEVINFO_OPA1CAL2_GM3_SHIFT 17
972 #define _DEVINFO_OPA1CAL2_GM3_MASK 0x60000UL
973 #define _DEVINFO_OPA1CAL2_OFFSETP_SHIFT 20
974 #define _DEVINFO_OPA1CAL2_OFFSETP_MASK 0x1F00000UL
975 #define _DEVINFO_OPA1CAL2_OFFSETN_SHIFT 26
976 #define _DEVINFO_OPA1CAL2_OFFSETN_MASK 0x7C000000UL
978 /* Bit fields for DEVINFO OPA1CAL3 */
979 #define _DEVINFO_OPA1CAL3_MASK 0x7DF6EDEFUL
980 #define _DEVINFO_OPA1CAL3_CM1_SHIFT 0
981 #define _DEVINFO_OPA1CAL3_CM1_MASK 0xFUL
982 #define _DEVINFO_OPA1CAL3_CM2_SHIFT 5
983 #define _DEVINFO_OPA1CAL3_CM2_MASK 0x1E0UL
984 #define _DEVINFO_OPA1CAL3_CM3_SHIFT 10
985 #define _DEVINFO_OPA1CAL3_CM3_MASK 0xC00UL
986 #define _DEVINFO_OPA1CAL3_GM_SHIFT 13
987 #define _DEVINFO_OPA1CAL3_GM_MASK 0xE000UL
988 #define _DEVINFO_OPA1CAL3_GM3_SHIFT 17
989 #define _DEVINFO_OPA1CAL3_GM3_MASK 0x60000UL
990 #define _DEVINFO_OPA1CAL3_OFFSETP_SHIFT 20
991 #define _DEVINFO_OPA1CAL3_OFFSETP_MASK 0x1F00000UL
992 #define _DEVINFO_OPA1CAL3_OFFSETN_SHIFT 26
993 #define _DEVINFO_OPA1CAL3_OFFSETN_MASK 0x7C000000UL
995 /* Bit fields for DEVINFO OPA2CAL0 */
996 #define _DEVINFO_OPA2CAL0_MASK 0x7DF6EDEFUL
997 #define _DEVINFO_OPA2CAL0_CM1_SHIFT 0
998 #define _DEVINFO_OPA2CAL0_CM1_MASK 0xFUL
999 #define _DEVINFO_OPA2CAL0_CM2_SHIFT 5
1000 #define _DEVINFO_OPA2CAL0_CM2_MASK 0x1E0UL
1001 #define _DEVINFO_OPA2CAL0_CM3_SHIFT 10
1002 #define _DEVINFO_OPA2CAL0_CM3_MASK 0xC00UL
1003 #define _DEVINFO_OPA2CAL0_GM_SHIFT 13
1004 #define _DEVINFO_OPA2CAL0_GM_MASK 0xE000UL
1005 #define _DEVINFO_OPA2CAL0_GM3_SHIFT 17
1006 #define _DEVINFO_OPA2CAL0_GM3_MASK 0x60000UL
1007 #define _DEVINFO_OPA2CAL0_OFFSETP_SHIFT 20
1008 #define _DEVINFO_OPA2CAL0_OFFSETP_MASK 0x1F00000UL
1009 #define _DEVINFO_OPA2CAL0_OFFSETN_SHIFT 26
1010 #define _DEVINFO_OPA2CAL0_OFFSETN_MASK 0x7C000000UL
1012 /* Bit fields for DEVINFO OPA2CAL1 */
1013 #define _DEVINFO_OPA2CAL1_MASK 0x7DF6EDEFUL
1014 #define _DEVINFO_OPA2CAL1_CM1_SHIFT 0
1015 #define _DEVINFO_OPA2CAL1_CM1_MASK 0xFUL
1016 #define _DEVINFO_OPA2CAL1_CM2_SHIFT 5
1017 #define _DEVINFO_OPA2CAL1_CM2_MASK 0x1E0UL
1018 #define _DEVINFO_OPA2CAL1_CM3_SHIFT 10
1019 #define _DEVINFO_OPA2CAL1_CM3_MASK 0xC00UL
1020 #define _DEVINFO_OPA2CAL1_GM_SHIFT 13
1021 #define _DEVINFO_OPA2CAL1_GM_MASK 0xE000UL
1022 #define _DEVINFO_OPA2CAL1_GM3_SHIFT 17
1023 #define _DEVINFO_OPA2CAL1_GM3_MASK 0x60000UL
1024 #define _DEVINFO_OPA2CAL1_OFFSETP_SHIFT 20
1025 #define _DEVINFO_OPA2CAL1_OFFSETP_MASK 0x1F00000UL
1026 #define _DEVINFO_OPA2CAL1_OFFSETN_SHIFT 26
1027 #define _DEVINFO_OPA2CAL1_OFFSETN_MASK 0x7C000000UL
1029 /* Bit fields for DEVINFO OPA2CAL2 */
1030 #define _DEVINFO_OPA2CAL2_MASK 0x7DF6EDEFUL
1031 #define _DEVINFO_OPA2CAL2_CM1_SHIFT 0
1032 #define _DEVINFO_OPA2CAL2_CM1_MASK 0xFUL
1033 #define _DEVINFO_OPA2CAL2_CM2_SHIFT 5
1034 #define _DEVINFO_OPA2CAL2_CM2_MASK 0x1E0UL
1035 #define _DEVINFO_OPA2CAL2_CM3_SHIFT 10
1036 #define _DEVINFO_OPA2CAL2_CM3_MASK 0xC00UL
1037 #define _DEVINFO_OPA2CAL2_GM_SHIFT 13
1038 #define _DEVINFO_OPA2CAL2_GM_MASK 0xE000UL
1039 #define _DEVINFO_OPA2CAL2_GM3_SHIFT 17
1040 #define _DEVINFO_OPA2CAL2_GM3_MASK 0x60000UL
1041 #define _DEVINFO_OPA2CAL2_OFFSETP_SHIFT 20
1042 #define _DEVINFO_OPA2CAL2_OFFSETP_MASK 0x1F00000UL
1043 #define _DEVINFO_OPA2CAL2_OFFSETN_SHIFT 26
1044 #define _DEVINFO_OPA2CAL2_OFFSETN_MASK 0x7C000000UL
1046 /* Bit fields for DEVINFO OPA2CAL3 */
1047 #define _DEVINFO_OPA2CAL3_MASK 0x7DF6EDEFUL
1048 #define _DEVINFO_OPA2CAL3_CM1_SHIFT 0
1049 #define _DEVINFO_OPA2CAL3_CM1_MASK 0xFUL
1050 #define _DEVINFO_OPA2CAL3_CM2_SHIFT 5
1051 #define _DEVINFO_OPA2CAL3_CM2_MASK 0x1E0UL
1052 #define _DEVINFO_OPA2CAL3_CM3_SHIFT 10
1053 #define _DEVINFO_OPA2CAL3_CM3_MASK 0xC00UL
1054 #define _DEVINFO_OPA2CAL3_GM_SHIFT 13
1055 #define _DEVINFO_OPA2CAL3_GM_MASK 0xE000UL
1056 #define _DEVINFO_OPA2CAL3_GM3_SHIFT 17
1057 #define _DEVINFO_OPA2CAL3_GM3_MASK 0x60000UL
1058 #define _DEVINFO_OPA2CAL3_OFFSETP_SHIFT 20
1059 #define _DEVINFO_OPA2CAL3_OFFSETP_MASK 0x1F00000UL
1060 #define _DEVINFO_OPA2CAL3_OFFSETN_SHIFT 26
1061 #define _DEVINFO_OPA2CAL3_OFFSETN_MASK 0x7C000000UL
1063 /* Bit fields for DEVINFO CSENGAINCAL */
1064 #define _DEVINFO_CSENGAINCAL_MASK 0x000000FFUL
1065 #define _DEVINFO_CSENGAINCAL_GAINCAL_SHIFT 0
1066 #define _DEVINFO_CSENGAINCAL_GAINCAL_MASK 0xFFUL
1068 /* Bit fields for DEVINFO OPA0CAL4 */
1069 #define _DEVINFO_OPA0CAL4_MASK 0x7DF6EDEFUL
1070 #define _DEVINFO_OPA0CAL4_CM1_SHIFT 0
1071 #define _DEVINFO_OPA0CAL4_CM1_MASK 0xFUL
1072 #define _DEVINFO_OPA0CAL4_CM2_SHIFT 5
1073 #define _DEVINFO_OPA0CAL4_CM2_MASK 0x1E0UL
1074 #define _DEVINFO_OPA0CAL4_CM3_SHIFT 10
1075 #define _DEVINFO_OPA0CAL4_CM3_MASK 0xC00UL
1076 #define _DEVINFO_OPA0CAL4_GM_SHIFT 13
1077 #define _DEVINFO_OPA0CAL4_GM_MASK 0xE000UL
1078 #define _DEVINFO_OPA0CAL4_GM3_SHIFT 17
1079 #define _DEVINFO_OPA0CAL4_GM3_MASK 0x60000UL
1080 #define _DEVINFO_OPA0CAL4_OFFSETP_SHIFT 20
1081 #define _DEVINFO_OPA0CAL4_OFFSETP_MASK 0x1F00000UL
1082 #define _DEVINFO_OPA0CAL4_OFFSETN_SHIFT 26
1083 #define _DEVINFO_OPA0CAL4_OFFSETN_MASK 0x7C000000UL
1085 /* Bit fields for DEVINFO OPA0CAL5 */
1086 #define _DEVINFO_OPA0CAL5_MASK 0x7DF6EDEFUL
1087 #define _DEVINFO_OPA0CAL5_CM1_SHIFT 0
1088 #define _DEVINFO_OPA0CAL5_CM1_MASK 0xFUL
1089 #define _DEVINFO_OPA0CAL5_CM2_SHIFT 5
1090 #define _DEVINFO_OPA0CAL5_CM2_MASK 0x1E0UL
1091 #define _DEVINFO_OPA0CAL5_CM3_SHIFT 10
1092 #define _DEVINFO_OPA0CAL5_CM3_MASK 0xC00UL
1093 #define _DEVINFO_OPA0CAL5_GM_SHIFT 13
1094 #define _DEVINFO_OPA0CAL5_GM_MASK 0xE000UL
1095 #define _DEVINFO_OPA0CAL5_GM3_SHIFT 17
1096 #define _DEVINFO_OPA0CAL5_GM3_MASK 0x60000UL
1097 #define _DEVINFO_OPA0CAL5_OFFSETP_SHIFT 20
1098 #define _DEVINFO_OPA0CAL5_OFFSETP_MASK 0x1F00000UL
1099 #define _DEVINFO_OPA0CAL5_OFFSETN_SHIFT 26
1100 #define _DEVINFO_OPA0CAL5_OFFSETN_MASK 0x7C000000UL
1102 /* Bit fields for DEVINFO OPA0CAL6 */
1103 #define _DEVINFO_OPA0CAL6_MASK 0x7DF6EDEFUL
1104 #define _DEVINFO_OPA0CAL6_CM1_SHIFT 0
1105 #define _DEVINFO_OPA0CAL6_CM1_MASK 0xFUL
1106 #define _DEVINFO_OPA0CAL6_CM2_SHIFT 5
1107 #define _DEVINFO_OPA0CAL6_CM2_MASK 0x1E0UL
1108 #define _DEVINFO_OPA0CAL6_CM3_SHIFT 10
1109 #define _DEVINFO_OPA0CAL6_CM3_MASK 0xC00UL
1110 #define _DEVINFO_OPA0CAL6_GM_SHIFT 13
1111 #define _DEVINFO_OPA0CAL6_GM_MASK 0xE000UL
1112 #define _DEVINFO_OPA0CAL6_GM3_SHIFT 17
1113 #define _DEVINFO_OPA0CAL6_GM3_MASK 0x60000UL
1114 #define _DEVINFO_OPA0CAL6_OFFSETP_SHIFT 20
1115 #define _DEVINFO_OPA0CAL6_OFFSETP_MASK 0x1F00000UL
1116 #define _DEVINFO_OPA0CAL6_OFFSETN_SHIFT 26
1117 #define _DEVINFO_OPA0CAL6_OFFSETN_MASK 0x7C000000UL
1119 /* Bit fields for DEVINFO OPA0CAL7 */
1120 #define _DEVINFO_OPA0CAL7_MASK 0x7DF6EDEFUL
1121 #define _DEVINFO_OPA0CAL7_CM1_SHIFT 0
1122 #define _DEVINFO_OPA0CAL7_CM1_MASK 0xFUL
1123 #define _DEVINFO_OPA0CAL7_CM2_SHIFT 5
1124 #define _DEVINFO_OPA0CAL7_CM2_MASK 0x1E0UL
1125 #define _DEVINFO_OPA0CAL7_CM3_SHIFT 10
1126 #define _DEVINFO_OPA0CAL7_CM3_MASK 0xC00UL
1127 #define _DEVINFO_OPA0CAL7_GM_SHIFT 13
1128 #define _DEVINFO_OPA0CAL7_GM_MASK 0xE000UL
1129 #define _DEVINFO_OPA0CAL7_GM3_SHIFT 17
1130 #define _DEVINFO_OPA0CAL7_GM3_MASK 0x60000UL
1131 #define _DEVINFO_OPA0CAL7_OFFSETP_SHIFT 20
1132 #define _DEVINFO_OPA0CAL7_OFFSETP_MASK 0x1F00000UL
1133 #define _DEVINFO_OPA0CAL7_OFFSETN_SHIFT 26
1134 #define _DEVINFO_OPA0CAL7_OFFSETN_MASK 0x7C000000UL
1136 /* Bit fields for DEVINFO OPA1CAL4 */
1137 #define _DEVINFO_OPA1CAL4_MASK 0x7DF6EDEFUL
1138 #define _DEVINFO_OPA1CAL4_CM1_SHIFT 0
1139 #define _DEVINFO_OPA1CAL4_CM1_MASK 0xFUL
1140 #define _DEVINFO_OPA1CAL4_CM2_SHIFT 5
1141 #define _DEVINFO_OPA1CAL4_CM2_MASK 0x1E0UL
1142 #define _DEVINFO_OPA1CAL4_CM3_SHIFT 10
1143 #define _DEVINFO_OPA1CAL4_CM3_MASK 0xC00UL
1144 #define _DEVINFO_OPA1CAL4_GM_SHIFT 13
1145 #define _DEVINFO_OPA1CAL4_GM_MASK 0xE000UL
1146 #define _DEVINFO_OPA1CAL4_GM3_SHIFT 17
1147 #define _DEVINFO_OPA1CAL4_GM3_MASK 0x60000UL
1148 #define _DEVINFO_OPA1CAL4_OFFSETP_SHIFT 20
1149 #define _DEVINFO_OPA1CAL4_OFFSETP_MASK 0x1F00000UL
1150 #define _DEVINFO_OPA1CAL4_OFFSETN_SHIFT 26
1151 #define _DEVINFO_OPA1CAL4_OFFSETN_MASK 0x7C000000UL
1153 /* Bit fields for DEVINFO OPA1CAL5 */
1154 #define _DEVINFO_OPA1CAL5_MASK 0x7DF6EDEFUL
1155 #define _DEVINFO_OPA1CAL5_CM1_SHIFT 0
1156 #define _DEVINFO_OPA1CAL5_CM1_MASK 0xFUL
1157 #define _DEVINFO_OPA1CAL5_CM2_SHIFT 5
1158 #define _DEVINFO_OPA1CAL5_CM2_MASK 0x1E0UL
1159 #define _DEVINFO_OPA1CAL5_CM3_SHIFT 10
1160 #define _DEVINFO_OPA1CAL5_CM3_MASK 0xC00UL
1161 #define _DEVINFO_OPA1CAL5_GM_SHIFT 13
1162 #define _DEVINFO_OPA1CAL5_GM_MASK 0xE000UL
1163 #define _DEVINFO_OPA1CAL5_GM3_SHIFT 17
1164 #define _DEVINFO_OPA1CAL5_GM3_MASK 0x60000UL
1165 #define _DEVINFO_OPA1CAL5_OFFSETP_SHIFT 20
1166 #define _DEVINFO_OPA1CAL5_OFFSETP_MASK 0x1F00000UL
1167 #define _DEVINFO_OPA1CAL5_OFFSETN_SHIFT 26
1168 #define _DEVINFO_OPA1CAL5_OFFSETN_MASK 0x7C000000UL
1170 /* Bit fields for DEVINFO OPA1CAL6 */
1171 #define _DEVINFO_OPA1CAL6_MASK 0x7DF6EDEFUL
1172 #define _DEVINFO_OPA1CAL6_CM1_SHIFT 0
1173 #define _DEVINFO_OPA1CAL6_CM1_MASK 0xFUL
1174 #define _DEVINFO_OPA1CAL6_CM2_SHIFT 5
1175 #define _DEVINFO_OPA1CAL6_CM2_MASK 0x1E0UL
1176 #define _DEVINFO_OPA1CAL6_CM3_SHIFT 10
1177 #define _DEVINFO_OPA1CAL6_CM3_MASK 0xC00UL
1178 #define _DEVINFO_OPA1CAL6_GM_SHIFT 13
1179 #define _DEVINFO_OPA1CAL6_GM_MASK 0xE000UL
1180 #define _DEVINFO_OPA1CAL6_GM3_SHIFT 17
1181 #define _DEVINFO_OPA1CAL6_GM3_MASK 0x60000UL
1182 #define _DEVINFO_OPA1CAL6_OFFSETP_SHIFT 20
1183 #define _DEVINFO_OPA1CAL6_OFFSETP_MASK 0x1F00000UL
1184 #define _DEVINFO_OPA1CAL6_OFFSETN_SHIFT 26
1185 #define _DEVINFO_OPA1CAL6_OFFSETN_MASK 0x7C000000UL
1187 /* Bit fields for DEVINFO OPA1CAL7 */
1188 #define _DEVINFO_OPA1CAL7_MASK 0x7DF6EDEFUL
1189 #define _DEVINFO_OPA1CAL7_CM1_SHIFT 0
1190 #define _DEVINFO_OPA1CAL7_CM1_MASK 0xFUL
1191 #define _DEVINFO_OPA1CAL7_CM2_SHIFT 5
1192 #define _DEVINFO_OPA1CAL7_CM2_MASK 0x1E0UL
1193 #define _DEVINFO_OPA1CAL7_CM3_SHIFT 10
1194 #define _DEVINFO_OPA1CAL7_CM3_MASK 0xC00UL
1195 #define _DEVINFO_OPA1CAL7_GM_SHIFT 13
1196 #define _DEVINFO_OPA1CAL7_GM_MASK 0xE000UL
1197 #define _DEVINFO_OPA1CAL7_GM3_SHIFT 17
1198 #define _DEVINFO_OPA1CAL7_GM3_MASK 0x60000UL
1199 #define _DEVINFO_OPA1CAL7_OFFSETP_SHIFT 20
1200 #define _DEVINFO_OPA1CAL7_OFFSETP_MASK 0x1F00000UL
1201 #define _DEVINFO_OPA1CAL7_OFFSETN_SHIFT 26
1202 #define _DEVINFO_OPA1CAL7_OFFSETN_MASK 0x7C000000UL
1204 /* Bit fields for DEVINFO OPA2CAL4 */
1205 #define _DEVINFO_OPA2CAL4_MASK 0x7DF6EDEFUL
1206 #define _DEVINFO_OPA2CAL4_CM1_SHIFT 0
1207 #define _DEVINFO_OPA2CAL4_CM1_MASK 0xFUL
1208 #define _DEVINFO_OPA2CAL4_CM2_SHIFT 5
1209 #define _DEVINFO_OPA2CAL4_CM2_MASK 0x1E0UL
1210 #define _DEVINFO_OPA2CAL4_CM3_SHIFT 10
1211 #define _DEVINFO_OPA2CAL4_CM3_MASK 0xC00UL
1212 #define _DEVINFO_OPA2CAL4_GM_SHIFT 13
1213 #define _DEVINFO_OPA2CAL4_GM_MASK 0xE000UL
1214 #define _DEVINFO_OPA2CAL4_GM3_SHIFT 17
1215 #define _DEVINFO_OPA2CAL4_GM3_MASK 0x60000UL
1216 #define _DEVINFO_OPA2CAL4_OFFSETP_SHIFT 20
1217 #define _DEVINFO_OPA2CAL4_OFFSETP_MASK 0x1F00000UL
1218 #define _DEVINFO_OPA2CAL4_OFFSETN_SHIFT 26
1219 #define _DEVINFO_OPA2CAL4_OFFSETN_MASK 0x7C000000UL
1221 /* Bit fields for DEVINFO OPA2CAL5 */
1222 #define _DEVINFO_OPA2CAL5_MASK 0x7DF6EDEFUL
1223 #define _DEVINFO_OPA2CAL5_CM1_SHIFT 0
1224 #define _DEVINFO_OPA2CAL5_CM1_MASK 0xFUL
1225 #define _DEVINFO_OPA2CAL5_CM2_SHIFT 5
1226 #define _DEVINFO_OPA2CAL5_CM2_MASK 0x1E0UL
1227 #define _DEVINFO_OPA2CAL5_CM3_SHIFT 10
1228 #define _DEVINFO_OPA2CAL5_CM3_MASK 0xC00UL
1229 #define _DEVINFO_OPA2CAL5_GM_SHIFT 13
1230 #define _DEVINFO_OPA2CAL5_GM_MASK 0xE000UL
1231 #define _DEVINFO_OPA2CAL5_GM3_SHIFT 17
1232 #define _DEVINFO_OPA2CAL5_GM3_MASK 0x60000UL
1233 #define _DEVINFO_OPA2CAL5_OFFSETP_SHIFT 20
1234 #define _DEVINFO_OPA2CAL5_OFFSETP_MASK 0x1F00000UL
1235 #define _DEVINFO_OPA2CAL5_OFFSETN_SHIFT 26
1236 #define _DEVINFO_OPA2CAL5_OFFSETN_MASK 0x7C000000UL
1238 /* Bit fields for DEVINFO OPA2CAL6 */
1239 #define _DEVINFO_OPA2CAL6_MASK 0x7DF6EDEFUL
1240 #define _DEVINFO_OPA2CAL6_CM1_SHIFT 0
1241 #define _DEVINFO_OPA2CAL6_CM1_MASK 0xFUL
1242 #define _DEVINFO_OPA2CAL6_CM2_SHIFT 5
1243 #define _DEVINFO_OPA2CAL6_CM2_MASK 0x1E0UL
1244 #define _DEVINFO_OPA2CAL6_CM3_SHIFT 10
1245 #define _DEVINFO_OPA2CAL6_CM3_MASK 0xC00UL
1246 #define _DEVINFO_OPA2CAL6_GM_SHIFT 13
1247 #define _DEVINFO_OPA2CAL6_GM_MASK 0xE000UL
1248 #define _DEVINFO_OPA2CAL6_GM3_SHIFT 17
1249 #define _DEVINFO_OPA2CAL6_GM3_MASK 0x60000UL
1250 #define _DEVINFO_OPA2CAL6_OFFSETP_SHIFT 20
1251 #define _DEVINFO_OPA2CAL6_OFFSETP_MASK 0x1F00000UL
1252 #define _DEVINFO_OPA2CAL6_OFFSETN_SHIFT 26
1253 #define _DEVINFO_OPA2CAL6_OFFSETN_MASK 0x7C000000UL
1255 /* Bit fields for DEVINFO OPA2CAL7 */
1256 #define _DEVINFO_OPA2CAL7_MASK 0x7DF6EDEFUL
1257 #define _DEVINFO_OPA2CAL7_CM1_SHIFT 0
1258 #define _DEVINFO_OPA2CAL7_CM1_MASK 0xFUL
1259 #define _DEVINFO_OPA2CAL7_CM2_SHIFT 5
1260 #define _DEVINFO_OPA2CAL7_CM2_MASK 0x1E0UL
1261 #define _DEVINFO_OPA2CAL7_CM3_SHIFT 10
1262 #define _DEVINFO_OPA2CAL7_CM3_MASK 0xC00UL
1263 #define _DEVINFO_OPA2CAL7_GM_SHIFT 13
1264 #define _DEVINFO_OPA2CAL7_GM_MASK 0xE000UL
1265 #define _DEVINFO_OPA2CAL7_GM3_SHIFT 17
1266 #define _DEVINFO_OPA2CAL7_GM3_MASK 0x60000UL
1267 #define _DEVINFO_OPA2CAL7_OFFSETP_SHIFT 20
1268 #define _DEVINFO_OPA2CAL7_OFFSETP_MASK 0x1F00000UL
1269 #define _DEVINFO_OPA2CAL7_OFFSETN_SHIFT 26
1270 #define _DEVINFO_OPA2CAL7_OFFSETN_MASK 0x7C000000UL
__IM uint32_t UNIQUEH
__IM uint32_t HFRCOCAL12
__IM uint32_t OPA0CAL0
__IM uint32_t DCDCLPVCTRL1
__IM uint32_t EUI48L
__IM uint32_t AUXHFRCOCAL11
__IM uint32_t OPA0CAL1
__IM uint32_t OPA2CAL4
__IM uint32_t AUXHFRCOCAL8
__IM uint32_t EUI48H
__IM uint32_t VMONCAL1
__IM uint32_t OPA0CAL5
__IM uint32_t OPA1CAL2
__IM uint32_t HFRCOCAL10
__IM uint32_t AUXHFRCOCAL6
__IM uint32_t DCDCLPVCTRL2
__IM uint32_t CSENGAINCAL
__IM uint32_t DCDCLPCMPHYSSEL0
__IM uint32_t DCDCLPCMPHYSSEL1
__IM uint32_t OPA2CAL3
__IM uint32_t OPA2CAL0
__IM uint32_t IDAC0CAL1
__IM uint32_t EMUTEMP
__IM uint32_t HFRCOCAL3
__IM uint32_t AUXHFRCOCAL0
__IM uint32_t DCDCLPVCTRL3
__IM uint32_t AUXHFRCOCAL7
__IM uint32_t AUXHFRCOCAL10
__IM uint32_t ADC0CAL3
__IM uint32_t CUSTOMINFO
__IM uint32_t HFRCOCAL7
__IM uint32_t OPA0CAL6
__IM uint32_t VDAC0ALTCAL
__IM uint32_t AUXHFRCOCAL3
__IM uint32_t VMONCAL0
__IM uint32_t MSIZE
__IM uint32_t OPA0CAL3
__IM uint32_t DCDCLNVCTRL0
__IM uint32_t OPA1CAL0
__IM uint32_t VDAC0CH1CAL
__IM uint32_t VDAC0MAINCAL
__IM uint32_t ADC0CAL0
__IM uint32_t OPA0CAL4
__IM uint32_t OPA2CAL7
__IM uint32_t OPA2CAL5
__IM uint32_t OPA1CAL3
__IM uint32_t OPA1CAL6
__IM uint32_t HFRCOCAL6
__IM uint32_t OPA1CAL5
__IM uint32_t OPA0CAL7
__IM uint32_t MEMINFO
__IM uint32_t OPA2CAL2
__IM uint32_t OPA0CAL2
__IM uint32_t IDAC0CAL0
__IM uint32_t OPA1CAL1
__IM uint32_t HFRCOCAL11
__IM uint32_t EXTINFO
__IM uint32_t ADC0CAL1
__IM uint32_t DEVINFOREV
__IM uint32_t VMONCAL2
__IM uint32_t PART
__IM uint32_t HFRCOCAL8
__IM uint32_t AUXHFRCOCAL12
__IM uint32_t UNIQUEL
__IM uint32_t OPA2CAL1
__IM uint32_t CAL
__IM uint32_t ADC0CAL2
__IM uint32_t OPA1CAL7
__IM uint32_t OPA2CAL6
__IM uint32_t OPA1CAL4
__IM uint32_t HFRCOCAL0
__IM uint32_t DCDCLPVCTRL0