46 uint32_t RESERVED0[2];
49 uint32_t RESERVED1[1];
55 uint32_t RESERVED2[2];
67 #define _DEVINFO_CAL_CRC_MASK 0x0000FFFFUL
68 #define _DEVINFO_CAL_CRC_SHIFT 0
69 #define _DEVINFO_CAL_TEMP_MASK 0x00FF0000UL
70 #define _DEVINFO_CAL_TEMP_SHIFT 16
71 #define _DEVINFO_ADC0CAL0_1V25_GAIN_MASK 0x00007F00UL
72 #define _DEVINFO_ADC0CAL0_1V25_GAIN_SHIFT 8
73 #define _DEVINFO_ADC0CAL0_1V25_OFFSET_MASK 0x0000007FUL
74 #define _DEVINFO_ADC0CAL0_1V25_OFFSET_SHIFT 0
75 #define _DEVINFO_ADC0CAL0_2V5_GAIN_MASK 0x7F000000UL
76 #define _DEVINFO_ADC0CAL0_2V5_GAIN_SHIFT 24
77 #define _DEVINFO_ADC0CAL0_2V5_OFFSET_MASK 0x007F0000UL
78 #define _DEVINFO_ADC0CAL0_2V5_OFFSET_SHIFT 16
79 #define _DEVINFO_ADC0CAL1_VDD_GAIN_MASK 0x00007F00UL
80 #define _DEVINFO_ADC0CAL1_VDD_GAIN_SHIFT 8
81 #define _DEVINFO_ADC0CAL1_VDD_OFFSET_MASK 0x0000007FUL
82 #define _DEVINFO_ADC0CAL1_VDD_OFFSET_SHIFT 0
83 #define _DEVINFO_ADC0CAL1_5VDIFF_GAIN_MASK 0x7F000000UL
84 #define _DEVINFO_ADC0CAL1_5VDIFF_GAIN_SHIFT 24
85 #define _DEVINFO_ADC0CAL1_5VDIFF_OFFSET_MASK 0x007F0000UL
86 #define _DEVINFO_ADC0CAL1_5VDIFF_OFFSET_SHIFT 16
87 #define _DEVINFO_ADC0CAL2_2XVDDVSS_OFFSET_MASK 0x0000007FUL
88 #define _DEVINFO_ADC0CAL2_2XVDDVSS_OFFSET_SHIFT 0
89 #define _DEVINFO_ADC0CAL2_TEMP1V25_MASK 0xFFF00000UL
90 #define _DEVINFO_ADC0CAL2_TEMP1V25_SHIFT 20
91 #define _DEVINFO_IDAC0CAL0_RANGE0_MASK 0x000000FFUL
92 #define _DEVINFO_IDAC0CAL0_RANGE0_SHIFT 0
93 #define _DEVINFO_IDAC0CAL0_RANGE1_MASK 0x0000FF00UL
94 #define _DEVINFO_IDAC0CAL0_RANGE1_SHIFT 8
95 #define _DEVINFO_IDAC0CAL0_RANGE2_MASK 0x00FF0000UL
96 #define _DEVINFO_IDAC0CAL0_RANGE2_SHIFT 16
97 #define _DEVINFO_IDAC0CAL0_RANGE3_MASK 0xFF000000UL
98 #define _DEVINFO_IDAC0CAL0_RANGE3_SHIFT 24
99 #define _DEVINFO_USHFRCOCAL0_BAND24_TUNING_MASK 0x0000007FUL
100 #define _DEVINFO_USHFRCOCAL0_BAND24_TUNING_SHIFT 0
101 #define _DEVINFO_USHFRCOCAL0_BAND24_FINETUNING_MASK 0x00003F00UL
102 #define _DEVINFO_USHFRCOCAL0_BAND24_FINETUNING_SHIFT 8
103 #define _DEVINFO_USHFRCOCAL0_BAND48_TUNING_MASK 0x007F0000UL
104 #define _DEVINFO_USHFRCOCAL0_BAND48_TUNING_SHIFT 16
105 #define _DEVINFO_USHFRCOCAL0_BAND48_FINETUNING_MASK 0x3F000000UL
106 #define _DEVINFO_USHFRCOCAL0_BAND48_FINETUNING_SHIFT 24
107 #define _DEVINFO_AUXHFRCOCAL0_BAND1_MASK 0x000000FFUL
108 #define _DEVINFO_AUXHFRCOCAL0_BAND1_SHIFT 0
109 #define _DEVINFO_AUXHFRCOCAL0_BAND7_MASK 0x0000FF00UL
110 #define _DEVINFO_AUXHFRCOCAL0_BAND7_SHIFT 8
111 #define _DEVINFO_AUXHFRCOCAL0_BAND11_MASK 0x00FF0000UL
112 #define _DEVINFO_AUXHFRCOCAL0_BAND11_SHIFT 16
113 #define _DEVINFO_AUXHFRCOCAL0_BAND14_MASK 0xFF000000UL
114 #define _DEVINFO_AUXHFRCOCAL0_BAND14_SHIFT 24
115 #define _DEVINFO_AUXHFRCOCAL1_BAND21_MASK 0x000000FFUL
116 #define _DEVINFO_AUXHFRCOCAL1_BAND21_SHIFT 0
117 #define _DEVINFO_HFRCOCAL0_BAND1_MASK 0x000000FFUL
118 #define _DEVINFO_HFRCOCAL0_BAND1_SHIFT 0
119 #define _DEVINFO_HFRCOCAL0_BAND7_MASK 0x0000FF00UL
120 #define _DEVINFO_HFRCOCAL0_BAND7_SHIFT 8
121 #define _DEVINFO_HFRCOCAL0_BAND11_MASK 0x00FF0000UL
122 #define _DEVINFO_HFRCOCAL0_BAND11_SHIFT 16
123 #define _DEVINFO_HFRCOCAL0_BAND14_MASK 0xFF000000UL
124 #define _DEVINFO_HFRCOCAL0_BAND14_SHIFT 24
125 #define _DEVINFO_HFRCOCAL1_BAND21_MASK 0x000000FFUL
126 #define _DEVINFO_HFRCOCAL1_BAND21_SHIFT 0
127 #define _DEVINFO_MEMINFO_FLASH_PAGE_SIZE_MASK 0xFF000000UL
128 #define _DEVINFO_MEMINFO_FLASH_PAGE_SIZE_SHIFT 24
129 #define _DEVINFO_UNIQUEL_MASK 0xFFFFFFFFUL
130 #define _DEVINFO_UNIQUEL_SHIFT 0
131 #define _DEVINFO_UNIQUEH_MASK 0xFFFFFFFFUL
132 #define _DEVINFO_UNIQUEH_SHIFT 0
133 #define _DEVINFO_MSIZE_SRAM_MASK 0xFFFF0000UL
134 #define _DEVINFO_MSIZE_SRAM_SHIFT 16
135 #define _DEVINFO_MSIZE_FLASH_MASK 0x0000FFFFUL
136 #define _DEVINFO_MSIZE_FLASH_SHIFT 0
137 #define _DEVINFO_PART_PROD_REV_MASK 0xFF000000UL
138 #define _DEVINFO_PART_PROD_REV_SHIFT 24
139 #define _DEVINFO_PART_DEVICE_FAMILY_MASK 0x00FF0000UL
140 #define _DEVINFO_PART_DEVICE_FAMILY_SHIFT 16
142 #define _DEVINFO_PART_DEVICE_FAMILY_G 71
143 #define _DEVINFO_PART_DEVICE_FAMILY_GG 72
144 #define _DEVINFO_PART_DEVICE_FAMILY_TG 73
145 #define _DEVINFO_PART_DEVICE_FAMILY_LG 74
146 #define _DEVINFO_PART_DEVICE_FAMILY_WG 75
147 #define _DEVINFO_PART_DEVICE_FAMILY_ZG 76
148 #define _DEVINFO_PART_DEVICE_FAMILY_HG 77
150 #define _DEVINFO_PART_DEVICE_FAMILY_EFM32G 71
151 #define _DEVINFO_PART_DEVICE_FAMILY_EFM32GG 72
152 #define _DEVINFO_PART_DEVICE_FAMILY_EFM32TG 73
153 #define _DEVINFO_PART_DEVICE_FAMILY_EFM32LG 74
154 #define _DEVINFO_PART_DEVICE_FAMILY_EFM32WG 75
155 #define _DEVINFO_PART_DEVICE_FAMILY_EFM32ZG 76
156 #define _DEVINFO_PART_DEVICE_FAMILY_EFM32HG 77
157 #define _DEVINFO_PART_DEVICE_FAMILY_EZR32WG 120
158 #define _DEVINFO_PART_DEVICE_FAMILY_EZR32LG 121
159 #define _DEVINFO_PART_DEVICE_FAMILY_EZR32HG 122
160 #define _DEVINFO_PART_DEVICE_NUMBER_MASK 0x0000FFFFUL
161 #define _DEVINFO_PART_DEVICE_NUMBER_SHIFT 0
__IM uint32_t USHFRCOCAL0
__IM uint32_t AUXHFRCOCAL0
__IM uint32_t AUXHFRCOCAL1