EFM32 Giant Gecko Software Documentation  efm32gg-doc-5.1.2
efm32gg_cmu.h
Go to the documentation of this file.
1 /**************************************************************************/
32 /**************************************************************************/
36 /**************************************************************************/
41 typedef struct
42 {
43  __IOM uint32_t CTRL;
44  __IOM uint32_t HFCORECLKDIV;
45  __IOM uint32_t HFPERCLKDIV;
46  __IOM uint32_t HFRCOCTRL;
47  __IOM uint32_t LFRCOCTRL;
48  __IOM uint32_t AUXHFRCOCTRL;
49  __IOM uint32_t CALCTRL;
50  __IOM uint32_t CALCNT;
51  __IOM uint32_t OSCENCMD;
52  __IOM uint32_t CMD;
53  __IOM uint32_t LFCLKSEL;
54  __IM uint32_t STATUS;
55  __IM uint32_t IF;
56  __IOM uint32_t IFS;
57  __IOM uint32_t IFC;
58  __IOM uint32_t IEN;
59  __IOM uint32_t HFCORECLKEN0;
60  __IOM uint32_t HFPERCLKEN0;
61  uint32_t RESERVED0[2];
62  __IM uint32_t SYNCBUSY;
63  __IOM uint32_t FREEZE;
64  __IOM uint32_t LFACLKEN0;
65  uint32_t RESERVED1[1];
66  __IOM uint32_t LFBCLKEN0;
68  uint32_t RESERVED2[1];
69  __IOM uint32_t LFAPRESC0;
70  uint32_t RESERVED3[1];
71  __IOM uint32_t LFBPRESC0;
72  uint32_t RESERVED4[1];
73  __IOM uint32_t PCNTCTRL;
74  __IOM uint32_t LCDCTRL;
75  __IOM uint32_t ROUTE;
76  __IOM uint32_t LOCK;
77 } CMU_TypeDef;
79 /**************************************************************************/
84 /* Bit fields for CMU CTRL */
85 #define _CMU_CTRL_RESETVALUE 0x000C062CUL
86 #define _CMU_CTRL_MASK 0x57FFFEEFUL
87 #define _CMU_CTRL_HFXOMODE_SHIFT 0
88 #define _CMU_CTRL_HFXOMODE_MASK 0x3UL
89 #define _CMU_CTRL_HFXOMODE_DEFAULT 0x00000000UL
90 #define _CMU_CTRL_HFXOMODE_XTAL 0x00000000UL
91 #define _CMU_CTRL_HFXOMODE_BUFEXTCLK 0x00000001UL
92 #define _CMU_CTRL_HFXOMODE_DIGEXTCLK 0x00000002UL
93 #define CMU_CTRL_HFXOMODE_DEFAULT (_CMU_CTRL_HFXOMODE_DEFAULT << 0)
94 #define CMU_CTRL_HFXOMODE_XTAL (_CMU_CTRL_HFXOMODE_XTAL << 0)
95 #define CMU_CTRL_HFXOMODE_BUFEXTCLK (_CMU_CTRL_HFXOMODE_BUFEXTCLK << 0)
96 #define CMU_CTRL_HFXOMODE_DIGEXTCLK (_CMU_CTRL_HFXOMODE_DIGEXTCLK << 0)
97 #define _CMU_CTRL_HFXOBOOST_SHIFT 2
98 #define _CMU_CTRL_HFXOBOOST_MASK 0xCUL
99 #define _CMU_CTRL_HFXOBOOST_50PCENT 0x00000000UL
100 #define _CMU_CTRL_HFXOBOOST_70PCENT 0x00000001UL
101 #define _CMU_CTRL_HFXOBOOST_80PCENT 0x00000002UL
102 #define _CMU_CTRL_HFXOBOOST_DEFAULT 0x00000003UL
103 #define _CMU_CTRL_HFXOBOOST_100PCENT 0x00000003UL
104 #define CMU_CTRL_HFXOBOOST_50PCENT (_CMU_CTRL_HFXOBOOST_50PCENT << 2)
105 #define CMU_CTRL_HFXOBOOST_70PCENT (_CMU_CTRL_HFXOBOOST_70PCENT << 2)
106 #define CMU_CTRL_HFXOBOOST_80PCENT (_CMU_CTRL_HFXOBOOST_80PCENT << 2)
107 #define CMU_CTRL_HFXOBOOST_DEFAULT (_CMU_CTRL_HFXOBOOST_DEFAULT << 2)
108 #define CMU_CTRL_HFXOBOOST_100PCENT (_CMU_CTRL_HFXOBOOST_100PCENT << 2)
109 #define _CMU_CTRL_HFXOBUFCUR_SHIFT 5
110 #define _CMU_CTRL_HFXOBUFCUR_MASK 0x60UL
111 #define _CMU_CTRL_HFXOBUFCUR_DEFAULT 0x00000001UL
112 #define _CMU_CTRL_HFXOBUFCUR_BOOSTUPTO32MHZ 0x00000001UL
113 #define _CMU_CTRL_HFXOBUFCUR_BOOSTABOVE32MHZ 0x00000003UL
114 #define CMU_CTRL_HFXOBUFCUR_DEFAULT (_CMU_CTRL_HFXOBUFCUR_DEFAULT << 5)
115 #define CMU_CTRL_HFXOBUFCUR_BOOSTUPTO32MHZ (_CMU_CTRL_HFXOBUFCUR_BOOSTUPTO32MHZ << 5)
116 #define CMU_CTRL_HFXOBUFCUR_BOOSTABOVE32MHZ (_CMU_CTRL_HFXOBUFCUR_BOOSTABOVE32MHZ << 5)
117 #define CMU_CTRL_HFXOGLITCHDETEN (0x1UL << 7)
118 #define _CMU_CTRL_HFXOGLITCHDETEN_SHIFT 7
119 #define _CMU_CTRL_HFXOGLITCHDETEN_MASK 0x80UL
120 #define _CMU_CTRL_HFXOGLITCHDETEN_DEFAULT 0x00000000UL
121 #define CMU_CTRL_HFXOGLITCHDETEN_DEFAULT (_CMU_CTRL_HFXOGLITCHDETEN_DEFAULT << 7)
122 #define _CMU_CTRL_HFXOTIMEOUT_SHIFT 9
123 #define _CMU_CTRL_HFXOTIMEOUT_MASK 0x600UL
124 #define _CMU_CTRL_HFXOTIMEOUT_8CYCLES 0x00000000UL
125 #define _CMU_CTRL_HFXOTIMEOUT_256CYCLES 0x00000001UL
126 #define _CMU_CTRL_HFXOTIMEOUT_1KCYCLES 0x00000002UL
127 #define _CMU_CTRL_HFXOTIMEOUT_DEFAULT 0x00000003UL
128 #define _CMU_CTRL_HFXOTIMEOUT_16KCYCLES 0x00000003UL
129 #define CMU_CTRL_HFXOTIMEOUT_8CYCLES (_CMU_CTRL_HFXOTIMEOUT_8CYCLES << 9)
130 #define CMU_CTRL_HFXOTIMEOUT_256CYCLES (_CMU_CTRL_HFXOTIMEOUT_256CYCLES << 9)
131 #define CMU_CTRL_HFXOTIMEOUT_1KCYCLES (_CMU_CTRL_HFXOTIMEOUT_1KCYCLES << 9)
132 #define CMU_CTRL_HFXOTIMEOUT_DEFAULT (_CMU_CTRL_HFXOTIMEOUT_DEFAULT << 9)
133 #define CMU_CTRL_HFXOTIMEOUT_16KCYCLES (_CMU_CTRL_HFXOTIMEOUT_16KCYCLES << 9)
134 #define _CMU_CTRL_LFXOMODE_SHIFT 11
135 #define _CMU_CTRL_LFXOMODE_MASK 0x1800UL
136 #define _CMU_CTRL_LFXOMODE_DEFAULT 0x00000000UL
137 #define _CMU_CTRL_LFXOMODE_XTAL 0x00000000UL
138 #define _CMU_CTRL_LFXOMODE_BUFEXTCLK 0x00000001UL
139 #define _CMU_CTRL_LFXOMODE_DIGEXTCLK 0x00000002UL
140 #define CMU_CTRL_LFXOMODE_DEFAULT (_CMU_CTRL_LFXOMODE_DEFAULT << 11)
141 #define CMU_CTRL_LFXOMODE_XTAL (_CMU_CTRL_LFXOMODE_XTAL << 11)
142 #define CMU_CTRL_LFXOMODE_BUFEXTCLK (_CMU_CTRL_LFXOMODE_BUFEXTCLK << 11)
143 #define CMU_CTRL_LFXOMODE_DIGEXTCLK (_CMU_CTRL_LFXOMODE_DIGEXTCLK << 11)
144 #define CMU_CTRL_LFXOBOOST (0x1UL << 13)
145 #define _CMU_CTRL_LFXOBOOST_SHIFT 13
146 #define _CMU_CTRL_LFXOBOOST_MASK 0x2000UL
147 #define _CMU_CTRL_LFXOBOOST_70PCENT 0x00000000UL
148 #define _CMU_CTRL_LFXOBOOST_DEFAULT 0x00000001UL
149 #define _CMU_CTRL_LFXOBOOST_100PCENT 0x00000001UL
150 #define CMU_CTRL_LFXOBOOST_70PCENT (_CMU_CTRL_LFXOBOOST_70PCENT << 13)
151 #define CMU_CTRL_LFXOBOOST_DEFAULT (_CMU_CTRL_LFXOBOOST_DEFAULT << 13)
152 #define CMU_CTRL_LFXOBOOST_100PCENT (_CMU_CTRL_LFXOBOOST_100PCENT << 13)
153 #define _CMU_CTRL_HFCLKDIV_SHIFT 14
154 #define _CMU_CTRL_HFCLKDIV_MASK 0x1C000UL
155 #define _CMU_CTRL_HFCLKDIV_DEFAULT 0x00000000UL
156 #define CMU_CTRL_HFCLKDIV_DEFAULT (_CMU_CTRL_HFCLKDIV_DEFAULT << 14)
157 #define CMU_CTRL_LFXOBUFCUR (0x1UL << 17)
158 #define _CMU_CTRL_LFXOBUFCUR_SHIFT 17
159 #define _CMU_CTRL_LFXOBUFCUR_MASK 0x20000UL
160 #define _CMU_CTRL_LFXOBUFCUR_DEFAULT 0x00000000UL
161 #define CMU_CTRL_LFXOBUFCUR_DEFAULT (_CMU_CTRL_LFXOBUFCUR_DEFAULT << 17)
162 #define _CMU_CTRL_LFXOTIMEOUT_SHIFT 18
163 #define _CMU_CTRL_LFXOTIMEOUT_MASK 0xC0000UL
164 #define _CMU_CTRL_LFXOTIMEOUT_8CYCLES 0x00000000UL
165 #define _CMU_CTRL_LFXOTIMEOUT_1KCYCLES 0x00000001UL
166 #define _CMU_CTRL_LFXOTIMEOUT_16KCYCLES 0x00000002UL
167 #define _CMU_CTRL_LFXOTIMEOUT_DEFAULT 0x00000003UL
168 #define _CMU_CTRL_LFXOTIMEOUT_32KCYCLES 0x00000003UL
169 #define CMU_CTRL_LFXOTIMEOUT_8CYCLES (_CMU_CTRL_LFXOTIMEOUT_8CYCLES << 18)
170 #define CMU_CTRL_LFXOTIMEOUT_1KCYCLES (_CMU_CTRL_LFXOTIMEOUT_1KCYCLES << 18)
171 #define CMU_CTRL_LFXOTIMEOUT_16KCYCLES (_CMU_CTRL_LFXOTIMEOUT_16KCYCLES << 18)
172 #define CMU_CTRL_LFXOTIMEOUT_DEFAULT (_CMU_CTRL_LFXOTIMEOUT_DEFAULT << 18)
173 #define CMU_CTRL_LFXOTIMEOUT_32KCYCLES (_CMU_CTRL_LFXOTIMEOUT_32KCYCLES << 18)
174 #define _CMU_CTRL_CLKOUTSEL0_SHIFT 20
175 #define _CMU_CTRL_CLKOUTSEL0_MASK 0x700000UL
176 #define _CMU_CTRL_CLKOUTSEL0_DEFAULT 0x00000000UL
177 #define _CMU_CTRL_CLKOUTSEL0_HFRCO 0x00000000UL
178 #define _CMU_CTRL_CLKOUTSEL0_HFXO 0x00000001UL
179 #define _CMU_CTRL_CLKOUTSEL0_HFCLK2 0x00000002UL
180 #define _CMU_CTRL_CLKOUTSEL0_HFCLK4 0x00000003UL
181 #define _CMU_CTRL_CLKOUTSEL0_HFCLK8 0x00000004UL
182 #define _CMU_CTRL_CLKOUTSEL0_HFCLK16 0x00000005UL
183 #define _CMU_CTRL_CLKOUTSEL0_ULFRCO 0x00000006UL
184 #define _CMU_CTRL_CLKOUTSEL0_AUXHFRCO 0x00000007UL
185 #define CMU_CTRL_CLKOUTSEL0_DEFAULT (_CMU_CTRL_CLKOUTSEL0_DEFAULT << 20)
186 #define CMU_CTRL_CLKOUTSEL0_HFRCO (_CMU_CTRL_CLKOUTSEL0_HFRCO << 20)
187 #define CMU_CTRL_CLKOUTSEL0_HFXO (_CMU_CTRL_CLKOUTSEL0_HFXO << 20)
188 #define CMU_CTRL_CLKOUTSEL0_HFCLK2 (_CMU_CTRL_CLKOUTSEL0_HFCLK2 << 20)
189 #define CMU_CTRL_CLKOUTSEL0_HFCLK4 (_CMU_CTRL_CLKOUTSEL0_HFCLK4 << 20)
190 #define CMU_CTRL_CLKOUTSEL0_HFCLK8 (_CMU_CTRL_CLKOUTSEL0_HFCLK8 << 20)
191 #define CMU_CTRL_CLKOUTSEL0_HFCLK16 (_CMU_CTRL_CLKOUTSEL0_HFCLK16 << 20)
192 #define CMU_CTRL_CLKOUTSEL0_ULFRCO (_CMU_CTRL_CLKOUTSEL0_ULFRCO << 20)
193 #define CMU_CTRL_CLKOUTSEL0_AUXHFRCO (_CMU_CTRL_CLKOUTSEL0_AUXHFRCO << 20)
194 #define _CMU_CTRL_CLKOUTSEL1_SHIFT 23
195 #define _CMU_CTRL_CLKOUTSEL1_MASK 0x7800000UL
196 #define _CMU_CTRL_CLKOUTSEL1_DEFAULT 0x00000000UL
197 #define _CMU_CTRL_CLKOUTSEL1_LFRCO 0x00000000UL
198 #define _CMU_CTRL_CLKOUTSEL1_LFXO 0x00000001UL
199 #define _CMU_CTRL_CLKOUTSEL1_HFCLK 0x00000002UL
200 #define _CMU_CTRL_CLKOUTSEL1_LFXOQ 0x00000003UL
201 #define _CMU_CTRL_CLKOUTSEL1_HFXOQ 0x00000004UL
202 #define _CMU_CTRL_CLKOUTSEL1_LFRCOQ 0x00000005UL
203 #define _CMU_CTRL_CLKOUTSEL1_HFRCOQ 0x00000006UL
204 #define _CMU_CTRL_CLKOUTSEL1_AUXHFRCOQ 0x00000007UL
205 #define CMU_CTRL_CLKOUTSEL1_DEFAULT (_CMU_CTRL_CLKOUTSEL1_DEFAULT << 23)
206 #define CMU_CTRL_CLKOUTSEL1_LFRCO (_CMU_CTRL_CLKOUTSEL1_LFRCO << 23)
207 #define CMU_CTRL_CLKOUTSEL1_LFXO (_CMU_CTRL_CLKOUTSEL1_LFXO << 23)
208 #define CMU_CTRL_CLKOUTSEL1_HFCLK (_CMU_CTRL_CLKOUTSEL1_HFCLK << 23)
209 #define CMU_CTRL_CLKOUTSEL1_LFXOQ (_CMU_CTRL_CLKOUTSEL1_LFXOQ << 23)
210 #define CMU_CTRL_CLKOUTSEL1_HFXOQ (_CMU_CTRL_CLKOUTSEL1_HFXOQ << 23)
211 #define CMU_CTRL_CLKOUTSEL1_LFRCOQ (_CMU_CTRL_CLKOUTSEL1_LFRCOQ << 23)
212 #define CMU_CTRL_CLKOUTSEL1_HFRCOQ (_CMU_CTRL_CLKOUTSEL1_HFRCOQ << 23)
213 #define CMU_CTRL_CLKOUTSEL1_AUXHFRCOQ (_CMU_CTRL_CLKOUTSEL1_AUXHFRCOQ << 23)
214 #define CMU_CTRL_DBGCLK (0x1UL << 28)
215 #define _CMU_CTRL_DBGCLK_SHIFT 28
216 #define _CMU_CTRL_DBGCLK_MASK 0x10000000UL
217 #define _CMU_CTRL_DBGCLK_DEFAULT 0x00000000UL
218 #define _CMU_CTRL_DBGCLK_AUXHFRCO 0x00000000UL
219 #define _CMU_CTRL_DBGCLK_HFCLK 0x00000001UL
220 #define CMU_CTRL_DBGCLK_DEFAULT (_CMU_CTRL_DBGCLK_DEFAULT << 28)
221 #define CMU_CTRL_DBGCLK_AUXHFRCO (_CMU_CTRL_DBGCLK_AUXHFRCO << 28)
222 #define CMU_CTRL_DBGCLK_HFCLK (_CMU_CTRL_DBGCLK_HFCLK << 28)
223 #define CMU_CTRL_HFLE (0x1UL << 30)
224 #define _CMU_CTRL_HFLE_SHIFT 30
225 #define _CMU_CTRL_HFLE_MASK 0x40000000UL
226 #define _CMU_CTRL_HFLE_DEFAULT 0x00000000UL
227 #define CMU_CTRL_HFLE_DEFAULT (_CMU_CTRL_HFLE_DEFAULT << 30)
229 /* Bit fields for CMU HFCORECLKDIV */
230 #define _CMU_HFCORECLKDIV_RESETVALUE 0x00000000UL
231 #define _CMU_HFCORECLKDIV_MASK 0x0000010FUL
232 #define _CMU_HFCORECLKDIV_HFCORECLKDIV_SHIFT 0
233 #define _CMU_HFCORECLKDIV_HFCORECLKDIV_MASK 0xFUL
234 #define _CMU_HFCORECLKDIV_HFCORECLKDIV_DEFAULT 0x00000000UL
235 #define _CMU_HFCORECLKDIV_HFCORECLKDIV_HFCLK 0x00000000UL
236 #define _CMU_HFCORECLKDIV_HFCORECLKDIV_HFCLK2 0x00000001UL
237 #define _CMU_HFCORECLKDIV_HFCORECLKDIV_HFCLK4 0x00000002UL
238 #define _CMU_HFCORECLKDIV_HFCORECLKDIV_HFCLK8 0x00000003UL
239 #define _CMU_HFCORECLKDIV_HFCORECLKDIV_HFCLK16 0x00000004UL
240 #define _CMU_HFCORECLKDIV_HFCORECLKDIV_HFCLK32 0x00000005UL
241 #define _CMU_HFCORECLKDIV_HFCORECLKDIV_HFCLK64 0x00000006UL
242 #define _CMU_HFCORECLKDIV_HFCORECLKDIV_HFCLK128 0x00000007UL
243 #define _CMU_HFCORECLKDIV_HFCORECLKDIV_HFCLK256 0x00000008UL
244 #define _CMU_HFCORECLKDIV_HFCORECLKDIV_HFCLK512 0x00000009UL
245 #define CMU_HFCORECLKDIV_HFCORECLKDIV_DEFAULT (_CMU_HFCORECLKDIV_HFCORECLKDIV_DEFAULT << 0)
246 #define CMU_HFCORECLKDIV_HFCORECLKDIV_HFCLK (_CMU_HFCORECLKDIV_HFCORECLKDIV_HFCLK << 0)
247 #define CMU_HFCORECLKDIV_HFCORECLKDIV_HFCLK2 (_CMU_HFCORECLKDIV_HFCORECLKDIV_HFCLK2 << 0)
248 #define CMU_HFCORECLKDIV_HFCORECLKDIV_HFCLK4 (_CMU_HFCORECLKDIV_HFCORECLKDIV_HFCLK4 << 0)
249 #define CMU_HFCORECLKDIV_HFCORECLKDIV_HFCLK8 (_CMU_HFCORECLKDIV_HFCORECLKDIV_HFCLK8 << 0)
250 #define CMU_HFCORECLKDIV_HFCORECLKDIV_HFCLK16 (_CMU_HFCORECLKDIV_HFCORECLKDIV_HFCLK16 << 0)
251 #define CMU_HFCORECLKDIV_HFCORECLKDIV_HFCLK32 (_CMU_HFCORECLKDIV_HFCORECLKDIV_HFCLK32 << 0)
252 #define CMU_HFCORECLKDIV_HFCORECLKDIV_HFCLK64 (_CMU_HFCORECLKDIV_HFCORECLKDIV_HFCLK64 << 0)
253 #define CMU_HFCORECLKDIV_HFCORECLKDIV_HFCLK128 (_CMU_HFCORECLKDIV_HFCORECLKDIV_HFCLK128 << 0)
254 #define CMU_HFCORECLKDIV_HFCORECLKDIV_HFCLK256 (_CMU_HFCORECLKDIV_HFCORECLKDIV_HFCLK256 << 0)
255 #define CMU_HFCORECLKDIV_HFCORECLKDIV_HFCLK512 (_CMU_HFCORECLKDIV_HFCORECLKDIV_HFCLK512 << 0)
256 #define CMU_HFCORECLKDIV_HFCORECLKLEDIV (0x1UL << 8)
257 #define _CMU_HFCORECLKDIV_HFCORECLKLEDIV_SHIFT 8
258 #define _CMU_HFCORECLKDIV_HFCORECLKLEDIV_MASK 0x100UL
259 #define _CMU_HFCORECLKDIV_HFCORECLKLEDIV_DEFAULT 0x00000000UL
260 #define _CMU_HFCORECLKDIV_HFCORECLKLEDIV_DIV2 0x00000000UL
261 #define _CMU_HFCORECLKDIV_HFCORECLKLEDIV_DIV4 0x00000001UL
262 #define CMU_HFCORECLKDIV_HFCORECLKLEDIV_DEFAULT (_CMU_HFCORECLKDIV_HFCORECLKLEDIV_DEFAULT << 8)
263 #define CMU_HFCORECLKDIV_HFCORECLKLEDIV_DIV2 (_CMU_HFCORECLKDIV_HFCORECLKLEDIV_DIV2 << 8)
264 #define CMU_HFCORECLKDIV_HFCORECLKLEDIV_DIV4 (_CMU_HFCORECLKDIV_HFCORECLKLEDIV_DIV4 << 8)
266 /* Bit fields for CMU HFPERCLKDIV */
267 #define _CMU_HFPERCLKDIV_RESETVALUE 0x00000100UL
268 #define _CMU_HFPERCLKDIV_MASK 0x0000010FUL
269 #define _CMU_HFPERCLKDIV_HFPERCLKDIV_SHIFT 0
270 #define _CMU_HFPERCLKDIV_HFPERCLKDIV_MASK 0xFUL
271 #define _CMU_HFPERCLKDIV_HFPERCLKDIV_DEFAULT 0x00000000UL
272 #define _CMU_HFPERCLKDIV_HFPERCLKDIV_HFCLK 0x00000000UL
273 #define _CMU_HFPERCLKDIV_HFPERCLKDIV_HFCLK2 0x00000001UL
274 #define _CMU_HFPERCLKDIV_HFPERCLKDIV_HFCLK4 0x00000002UL
275 #define _CMU_HFPERCLKDIV_HFPERCLKDIV_HFCLK8 0x00000003UL
276 #define _CMU_HFPERCLKDIV_HFPERCLKDIV_HFCLK16 0x00000004UL
277 #define _CMU_HFPERCLKDIV_HFPERCLKDIV_HFCLK32 0x00000005UL
278 #define _CMU_HFPERCLKDIV_HFPERCLKDIV_HFCLK64 0x00000006UL
279 #define _CMU_HFPERCLKDIV_HFPERCLKDIV_HFCLK128 0x00000007UL
280 #define _CMU_HFPERCLKDIV_HFPERCLKDIV_HFCLK256 0x00000008UL
281 #define _CMU_HFPERCLKDIV_HFPERCLKDIV_HFCLK512 0x00000009UL
282 #define CMU_HFPERCLKDIV_HFPERCLKDIV_DEFAULT (_CMU_HFPERCLKDIV_HFPERCLKDIV_DEFAULT << 0)
283 #define CMU_HFPERCLKDIV_HFPERCLKDIV_HFCLK (_CMU_HFPERCLKDIV_HFPERCLKDIV_HFCLK << 0)
284 #define CMU_HFPERCLKDIV_HFPERCLKDIV_HFCLK2 (_CMU_HFPERCLKDIV_HFPERCLKDIV_HFCLK2 << 0)
285 #define CMU_HFPERCLKDIV_HFPERCLKDIV_HFCLK4 (_CMU_HFPERCLKDIV_HFPERCLKDIV_HFCLK4 << 0)
286 #define CMU_HFPERCLKDIV_HFPERCLKDIV_HFCLK8 (_CMU_HFPERCLKDIV_HFPERCLKDIV_HFCLK8 << 0)
287 #define CMU_HFPERCLKDIV_HFPERCLKDIV_HFCLK16 (_CMU_HFPERCLKDIV_HFPERCLKDIV_HFCLK16 << 0)
288 #define CMU_HFPERCLKDIV_HFPERCLKDIV_HFCLK32 (_CMU_HFPERCLKDIV_HFPERCLKDIV_HFCLK32 << 0)
289 #define CMU_HFPERCLKDIV_HFPERCLKDIV_HFCLK64 (_CMU_HFPERCLKDIV_HFPERCLKDIV_HFCLK64 << 0)
290 #define CMU_HFPERCLKDIV_HFPERCLKDIV_HFCLK128 (_CMU_HFPERCLKDIV_HFPERCLKDIV_HFCLK128 << 0)
291 #define CMU_HFPERCLKDIV_HFPERCLKDIV_HFCLK256 (_CMU_HFPERCLKDIV_HFPERCLKDIV_HFCLK256 << 0)
292 #define CMU_HFPERCLKDIV_HFPERCLKDIV_HFCLK512 (_CMU_HFPERCLKDIV_HFPERCLKDIV_HFCLK512 << 0)
293 #define CMU_HFPERCLKDIV_HFPERCLKEN (0x1UL << 8)
294 #define _CMU_HFPERCLKDIV_HFPERCLKEN_SHIFT 8
295 #define _CMU_HFPERCLKDIV_HFPERCLKEN_MASK 0x100UL
296 #define _CMU_HFPERCLKDIV_HFPERCLKEN_DEFAULT 0x00000001UL
297 #define CMU_HFPERCLKDIV_HFPERCLKEN_DEFAULT (_CMU_HFPERCLKDIV_HFPERCLKEN_DEFAULT << 8)
299 /* Bit fields for CMU HFRCOCTRL */
300 #define _CMU_HFRCOCTRL_RESETVALUE 0x00000380UL
301 #define _CMU_HFRCOCTRL_MASK 0x0001F7FFUL
302 #define _CMU_HFRCOCTRL_TUNING_SHIFT 0
303 #define _CMU_HFRCOCTRL_TUNING_MASK 0xFFUL
304 #define _CMU_HFRCOCTRL_TUNING_DEFAULT 0x00000080UL
305 #define CMU_HFRCOCTRL_TUNING_DEFAULT (_CMU_HFRCOCTRL_TUNING_DEFAULT << 0)
306 #define _CMU_HFRCOCTRL_BAND_SHIFT 8
307 #define _CMU_HFRCOCTRL_BAND_MASK 0x700UL
308 #define _CMU_HFRCOCTRL_BAND_1MHZ 0x00000000UL
309 #define _CMU_HFRCOCTRL_BAND_7MHZ 0x00000001UL
310 #define _CMU_HFRCOCTRL_BAND_11MHZ 0x00000002UL
311 #define _CMU_HFRCOCTRL_BAND_DEFAULT 0x00000003UL
312 #define _CMU_HFRCOCTRL_BAND_14MHZ 0x00000003UL
313 #define _CMU_HFRCOCTRL_BAND_21MHZ 0x00000004UL
314 #define _CMU_HFRCOCTRL_BAND_28MHZ 0x00000005UL
315 #define CMU_HFRCOCTRL_BAND_1MHZ (_CMU_HFRCOCTRL_BAND_1MHZ << 8)
316 #define CMU_HFRCOCTRL_BAND_7MHZ (_CMU_HFRCOCTRL_BAND_7MHZ << 8)
317 #define CMU_HFRCOCTRL_BAND_11MHZ (_CMU_HFRCOCTRL_BAND_11MHZ << 8)
318 #define CMU_HFRCOCTRL_BAND_DEFAULT (_CMU_HFRCOCTRL_BAND_DEFAULT << 8)
319 #define CMU_HFRCOCTRL_BAND_14MHZ (_CMU_HFRCOCTRL_BAND_14MHZ << 8)
320 #define CMU_HFRCOCTRL_BAND_21MHZ (_CMU_HFRCOCTRL_BAND_21MHZ << 8)
321 #define CMU_HFRCOCTRL_BAND_28MHZ (_CMU_HFRCOCTRL_BAND_28MHZ << 8)
322 #define _CMU_HFRCOCTRL_SUDELAY_SHIFT 12
323 #define _CMU_HFRCOCTRL_SUDELAY_MASK 0x1F000UL
324 #define _CMU_HFRCOCTRL_SUDELAY_DEFAULT 0x00000000UL
325 #define CMU_HFRCOCTRL_SUDELAY_DEFAULT (_CMU_HFRCOCTRL_SUDELAY_DEFAULT << 12)
327 /* Bit fields for CMU LFRCOCTRL */
328 #define _CMU_LFRCOCTRL_RESETVALUE 0x00000040UL
329 #define _CMU_LFRCOCTRL_MASK 0x0000007FUL
330 #define _CMU_LFRCOCTRL_TUNING_SHIFT 0
331 #define _CMU_LFRCOCTRL_TUNING_MASK 0x7FUL
332 #define _CMU_LFRCOCTRL_TUNING_DEFAULT 0x00000040UL
333 #define CMU_LFRCOCTRL_TUNING_DEFAULT (_CMU_LFRCOCTRL_TUNING_DEFAULT << 0)
335 /* Bit fields for CMU AUXHFRCOCTRL */
336 #define _CMU_AUXHFRCOCTRL_RESETVALUE 0x00000080UL
337 #define _CMU_AUXHFRCOCTRL_MASK 0x000007FFUL
338 #define _CMU_AUXHFRCOCTRL_TUNING_SHIFT 0
339 #define _CMU_AUXHFRCOCTRL_TUNING_MASK 0xFFUL
340 #define _CMU_AUXHFRCOCTRL_TUNING_DEFAULT 0x00000080UL
341 #define CMU_AUXHFRCOCTRL_TUNING_DEFAULT (_CMU_AUXHFRCOCTRL_TUNING_DEFAULT << 0)
342 #define _CMU_AUXHFRCOCTRL_BAND_SHIFT 8
343 #define _CMU_AUXHFRCOCTRL_BAND_MASK 0x700UL
344 #define _CMU_AUXHFRCOCTRL_BAND_DEFAULT 0x00000000UL
345 #define _CMU_AUXHFRCOCTRL_BAND_14MHZ 0x00000000UL
346 #define _CMU_AUXHFRCOCTRL_BAND_11MHZ 0x00000001UL
347 #define _CMU_AUXHFRCOCTRL_BAND_7MHZ 0x00000002UL
348 #define _CMU_AUXHFRCOCTRL_BAND_1MHZ 0x00000003UL
349 #define _CMU_AUXHFRCOCTRL_BAND_28MHZ 0x00000006UL
350 #define _CMU_AUXHFRCOCTRL_BAND_21MHZ 0x00000007UL
351 #define CMU_AUXHFRCOCTRL_BAND_DEFAULT (_CMU_AUXHFRCOCTRL_BAND_DEFAULT << 8)
352 #define CMU_AUXHFRCOCTRL_BAND_14MHZ (_CMU_AUXHFRCOCTRL_BAND_14MHZ << 8)
353 #define CMU_AUXHFRCOCTRL_BAND_11MHZ (_CMU_AUXHFRCOCTRL_BAND_11MHZ << 8)
354 #define CMU_AUXHFRCOCTRL_BAND_7MHZ (_CMU_AUXHFRCOCTRL_BAND_7MHZ << 8)
355 #define CMU_AUXHFRCOCTRL_BAND_1MHZ (_CMU_AUXHFRCOCTRL_BAND_1MHZ << 8)
356 #define CMU_AUXHFRCOCTRL_BAND_28MHZ (_CMU_AUXHFRCOCTRL_BAND_28MHZ << 8)
357 #define CMU_AUXHFRCOCTRL_BAND_21MHZ (_CMU_AUXHFRCOCTRL_BAND_21MHZ << 8)
359 /* Bit fields for CMU CALCTRL */
360 #define _CMU_CALCTRL_RESETVALUE 0x00000000UL
361 #define _CMU_CALCTRL_MASK 0x0000007FUL
362 #define _CMU_CALCTRL_UPSEL_SHIFT 0
363 #define _CMU_CALCTRL_UPSEL_MASK 0x7UL
364 #define _CMU_CALCTRL_UPSEL_DEFAULT 0x00000000UL
365 #define _CMU_CALCTRL_UPSEL_HFXO 0x00000000UL
366 #define _CMU_CALCTRL_UPSEL_LFXO 0x00000001UL
367 #define _CMU_CALCTRL_UPSEL_HFRCO 0x00000002UL
368 #define _CMU_CALCTRL_UPSEL_LFRCO 0x00000003UL
369 #define _CMU_CALCTRL_UPSEL_AUXHFRCO 0x00000004UL
370 #define CMU_CALCTRL_UPSEL_DEFAULT (_CMU_CALCTRL_UPSEL_DEFAULT << 0)
371 #define CMU_CALCTRL_UPSEL_HFXO (_CMU_CALCTRL_UPSEL_HFXO << 0)
372 #define CMU_CALCTRL_UPSEL_LFXO (_CMU_CALCTRL_UPSEL_LFXO << 0)
373 #define CMU_CALCTRL_UPSEL_HFRCO (_CMU_CALCTRL_UPSEL_HFRCO << 0)
374 #define CMU_CALCTRL_UPSEL_LFRCO (_CMU_CALCTRL_UPSEL_LFRCO << 0)
375 #define CMU_CALCTRL_UPSEL_AUXHFRCO (_CMU_CALCTRL_UPSEL_AUXHFRCO << 0)
376 #define _CMU_CALCTRL_DOWNSEL_SHIFT 3
377 #define _CMU_CALCTRL_DOWNSEL_MASK 0x38UL
378 #define _CMU_CALCTRL_DOWNSEL_DEFAULT 0x00000000UL
379 #define _CMU_CALCTRL_DOWNSEL_HFCLK 0x00000000UL
380 #define _CMU_CALCTRL_DOWNSEL_HFXO 0x00000001UL
381 #define _CMU_CALCTRL_DOWNSEL_LFXO 0x00000002UL
382 #define _CMU_CALCTRL_DOWNSEL_HFRCO 0x00000003UL
383 #define _CMU_CALCTRL_DOWNSEL_LFRCO 0x00000004UL
384 #define _CMU_CALCTRL_DOWNSEL_AUXHFRCO 0x00000005UL
385 #define CMU_CALCTRL_DOWNSEL_DEFAULT (_CMU_CALCTRL_DOWNSEL_DEFAULT << 3)
386 #define CMU_CALCTRL_DOWNSEL_HFCLK (_CMU_CALCTRL_DOWNSEL_HFCLK << 3)
387 #define CMU_CALCTRL_DOWNSEL_HFXO (_CMU_CALCTRL_DOWNSEL_HFXO << 3)
388 #define CMU_CALCTRL_DOWNSEL_LFXO (_CMU_CALCTRL_DOWNSEL_LFXO << 3)
389 #define CMU_CALCTRL_DOWNSEL_HFRCO (_CMU_CALCTRL_DOWNSEL_HFRCO << 3)
390 #define CMU_CALCTRL_DOWNSEL_LFRCO (_CMU_CALCTRL_DOWNSEL_LFRCO << 3)
391 #define CMU_CALCTRL_DOWNSEL_AUXHFRCO (_CMU_CALCTRL_DOWNSEL_AUXHFRCO << 3)
392 #define CMU_CALCTRL_CONT (0x1UL << 6)
393 #define _CMU_CALCTRL_CONT_SHIFT 6
394 #define _CMU_CALCTRL_CONT_MASK 0x40UL
395 #define _CMU_CALCTRL_CONT_DEFAULT 0x00000000UL
396 #define CMU_CALCTRL_CONT_DEFAULT (_CMU_CALCTRL_CONT_DEFAULT << 6)
398 /* Bit fields for CMU CALCNT */
399 #define _CMU_CALCNT_RESETVALUE 0x00000000UL
400 #define _CMU_CALCNT_MASK 0x000FFFFFUL
401 #define _CMU_CALCNT_CALCNT_SHIFT 0
402 #define _CMU_CALCNT_CALCNT_MASK 0xFFFFFUL
403 #define _CMU_CALCNT_CALCNT_DEFAULT 0x00000000UL
404 #define CMU_CALCNT_CALCNT_DEFAULT (_CMU_CALCNT_CALCNT_DEFAULT << 0)
406 /* Bit fields for CMU OSCENCMD */
407 #define _CMU_OSCENCMD_RESETVALUE 0x00000000UL
408 #define _CMU_OSCENCMD_MASK 0x000003FFUL
409 #define CMU_OSCENCMD_HFRCOEN (0x1UL << 0)
410 #define _CMU_OSCENCMD_HFRCOEN_SHIFT 0
411 #define _CMU_OSCENCMD_HFRCOEN_MASK 0x1UL
412 #define _CMU_OSCENCMD_HFRCOEN_DEFAULT 0x00000000UL
413 #define CMU_OSCENCMD_HFRCOEN_DEFAULT (_CMU_OSCENCMD_HFRCOEN_DEFAULT << 0)
414 #define CMU_OSCENCMD_HFRCODIS (0x1UL << 1)
415 #define _CMU_OSCENCMD_HFRCODIS_SHIFT 1
416 #define _CMU_OSCENCMD_HFRCODIS_MASK 0x2UL
417 #define _CMU_OSCENCMD_HFRCODIS_DEFAULT 0x00000000UL
418 #define CMU_OSCENCMD_HFRCODIS_DEFAULT (_CMU_OSCENCMD_HFRCODIS_DEFAULT << 1)
419 #define CMU_OSCENCMD_HFXOEN (0x1UL << 2)
420 #define _CMU_OSCENCMD_HFXOEN_SHIFT 2
421 #define _CMU_OSCENCMD_HFXOEN_MASK 0x4UL
422 #define _CMU_OSCENCMD_HFXOEN_DEFAULT 0x00000000UL
423 #define CMU_OSCENCMD_HFXOEN_DEFAULT (_CMU_OSCENCMD_HFXOEN_DEFAULT << 2)
424 #define CMU_OSCENCMD_HFXODIS (0x1UL << 3)
425 #define _CMU_OSCENCMD_HFXODIS_SHIFT 3
426 #define _CMU_OSCENCMD_HFXODIS_MASK 0x8UL
427 #define _CMU_OSCENCMD_HFXODIS_DEFAULT 0x00000000UL
428 #define CMU_OSCENCMD_HFXODIS_DEFAULT (_CMU_OSCENCMD_HFXODIS_DEFAULT << 3)
429 #define CMU_OSCENCMD_AUXHFRCOEN (0x1UL << 4)
430 #define _CMU_OSCENCMD_AUXHFRCOEN_SHIFT 4
431 #define _CMU_OSCENCMD_AUXHFRCOEN_MASK 0x10UL
432 #define _CMU_OSCENCMD_AUXHFRCOEN_DEFAULT 0x00000000UL
433 #define CMU_OSCENCMD_AUXHFRCOEN_DEFAULT (_CMU_OSCENCMD_AUXHFRCOEN_DEFAULT << 4)
434 #define CMU_OSCENCMD_AUXHFRCODIS (0x1UL << 5)
435 #define _CMU_OSCENCMD_AUXHFRCODIS_SHIFT 5
436 #define _CMU_OSCENCMD_AUXHFRCODIS_MASK 0x20UL
437 #define _CMU_OSCENCMD_AUXHFRCODIS_DEFAULT 0x00000000UL
438 #define CMU_OSCENCMD_AUXHFRCODIS_DEFAULT (_CMU_OSCENCMD_AUXHFRCODIS_DEFAULT << 5)
439 #define CMU_OSCENCMD_LFRCOEN (0x1UL << 6)
440 #define _CMU_OSCENCMD_LFRCOEN_SHIFT 6
441 #define _CMU_OSCENCMD_LFRCOEN_MASK 0x40UL
442 #define _CMU_OSCENCMD_LFRCOEN_DEFAULT 0x00000000UL
443 #define CMU_OSCENCMD_LFRCOEN_DEFAULT (_CMU_OSCENCMD_LFRCOEN_DEFAULT << 6)
444 #define CMU_OSCENCMD_LFRCODIS (0x1UL << 7)
445 #define _CMU_OSCENCMD_LFRCODIS_SHIFT 7
446 #define _CMU_OSCENCMD_LFRCODIS_MASK 0x80UL
447 #define _CMU_OSCENCMD_LFRCODIS_DEFAULT 0x00000000UL
448 #define CMU_OSCENCMD_LFRCODIS_DEFAULT (_CMU_OSCENCMD_LFRCODIS_DEFAULT << 7)
449 #define CMU_OSCENCMD_LFXOEN (0x1UL << 8)
450 #define _CMU_OSCENCMD_LFXOEN_SHIFT 8
451 #define _CMU_OSCENCMD_LFXOEN_MASK 0x100UL
452 #define _CMU_OSCENCMD_LFXOEN_DEFAULT 0x00000000UL
453 #define CMU_OSCENCMD_LFXOEN_DEFAULT (_CMU_OSCENCMD_LFXOEN_DEFAULT << 8)
454 #define CMU_OSCENCMD_LFXODIS (0x1UL << 9)
455 #define _CMU_OSCENCMD_LFXODIS_SHIFT 9
456 #define _CMU_OSCENCMD_LFXODIS_MASK 0x200UL
457 #define _CMU_OSCENCMD_LFXODIS_DEFAULT 0x00000000UL
458 #define CMU_OSCENCMD_LFXODIS_DEFAULT (_CMU_OSCENCMD_LFXODIS_DEFAULT << 9)
460 /* Bit fields for CMU CMD */
461 #define _CMU_CMD_RESETVALUE 0x00000000UL
462 #define _CMU_CMD_MASK 0x000000FFUL
463 #define _CMU_CMD_HFCLKSEL_SHIFT 0
464 #define _CMU_CMD_HFCLKSEL_MASK 0x7UL
465 #define _CMU_CMD_HFCLKSEL_DEFAULT 0x00000000UL
466 #define _CMU_CMD_HFCLKSEL_HFRCO 0x00000001UL
467 #define _CMU_CMD_HFCLKSEL_HFXO 0x00000002UL
468 #define _CMU_CMD_HFCLKSEL_LFRCO 0x00000003UL
469 #define _CMU_CMD_HFCLKSEL_LFXO 0x00000004UL
470 #define CMU_CMD_HFCLKSEL_DEFAULT (_CMU_CMD_HFCLKSEL_DEFAULT << 0)
471 #define CMU_CMD_HFCLKSEL_HFRCO (_CMU_CMD_HFCLKSEL_HFRCO << 0)
472 #define CMU_CMD_HFCLKSEL_HFXO (_CMU_CMD_HFCLKSEL_HFXO << 0)
473 #define CMU_CMD_HFCLKSEL_LFRCO (_CMU_CMD_HFCLKSEL_LFRCO << 0)
474 #define CMU_CMD_HFCLKSEL_LFXO (_CMU_CMD_HFCLKSEL_LFXO << 0)
475 #define CMU_CMD_CALSTART (0x1UL << 3)
476 #define _CMU_CMD_CALSTART_SHIFT 3
477 #define _CMU_CMD_CALSTART_MASK 0x8UL
478 #define _CMU_CMD_CALSTART_DEFAULT 0x00000000UL
479 #define CMU_CMD_CALSTART_DEFAULT (_CMU_CMD_CALSTART_DEFAULT << 3)
480 #define CMU_CMD_CALSTOP (0x1UL << 4)
481 #define _CMU_CMD_CALSTOP_SHIFT 4
482 #define _CMU_CMD_CALSTOP_MASK 0x10UL
483 #define _CMU_CMD_CALSTOP_DEFAULT 0x00000000UL
484 #define CMU_CMD_CALSTOP_DEFAULT (_CMU_CMD_CALSTOP_DEFAULT << 4)
485 #define _CMU_CMD_USBCCLKSEL_SHIFT 5
486 #define _CMU_CMD_USBCCLKSEL_MASK 0xE0UL
487 #define _CMU_CMD_USBCCLKSEL_DEFAULT 0x00000000UL
488 #define _CMU_CMD_USBCCLKSEL_HFCLKNODIV 0x00000001UL
489 #define _CMU_CMD_USBCCLKSEL_LFXO 0x00000002UL
490 #define _CMU_CMD_USBCCLKSEL_LFRCO 0x00000003UL
491 #define CMU_CMD_USBCCLKSEL_DEFAULT (_CMU_CMD_USBCCLKSEL_DEFAULT << 5)
492 #define CMU_CMD_USBCCLKSEL_HFCLKNODIV (_CMU_CMD_USBCCLKSEL_HFCLKNODIV << 5)
493 #define CMU_CMD_USBCCLKSEL_LFXO (_CMU_CMD_USBCCLKSEL_LFXO << 5)
494 #define CMU_CMD_USBCCLKSEL_LFRCO (_CMU_CMD_USBCCLKSEL_LFRCO << 5)
496 /* Bit fields for CMU LFCLKSEL */
497 #define _CMU_LFCLKSEL_RESETVALUE 0x00000005UL
498 #define _CMU_LFCLKSEL_MASK 0x0011000FUL
499 #define _CMU_LFCLKSEL_LFA_SHIFT 0
500 #define _CMU_LFCLKSEL_LFA_MASK 0x3UL
501 #define _CMU_LFCLKSEL_LFA_DISABLED 0x00000000UL
502 #define _CMU_LFCLKSEL_LFA_DEFAULT 0x00000001UL
503 #define _CMU_LFCLKSEL_LFA_LFRCO 0x00000001UL
504 #define _CMU_LFCLKSEL_LFA_LFXO 0x00000002UL
505 #define _CMU_LFCLKSEL_LFA_HFCORECLKLEDIV2 0x00000003UL
506 #define CMU_LFCLKSEL_LFA_DISABLED (_CMU_LFCLKSEL_LFA_DISABLED << 0)
507 #define CMU_LFCLKSEL_LFA_DEFAULT (_CMU_LFCLKSEL_LFA_DEFAULT << 0)
508 #define CMU_LFCLKSEL_LFA_LFRCO (_CMU_LFCLKSEL_LFA_LFRCO << 0)
509 #define CMU_LFCLKSEL_LFA_LFXO (_CMU_LFCLKSEL_LFA_LFXO << 0)
510 #define CMU_LFCLKSEL_LFA_HFCORECLKLEDIV2 (_CMU_LFCLKSEL_LFA_HFCORECLKLEDIV2 << 0)
511 #define _CMU_LFCLKSEL_LFB_SHIFT 2
512 #define _CMU_LFCLKSEL_LFB_MASK 0xCUL
513 #define _CMU_LFCLKSEL_LFB_DISABLED 0x00000000UL
514 #define _CMU_LFCLKSEL_LFB_DEFAULT 0x00000001UL
515 #define _CMU_LFCLKSEL_LFB_LFRCO 0x00000001UL
516 #define _CMU_LFCLKSEL_LFB_LFXO 0x00000002UL
517 #define _CMU_LFCLKSEL_LFB_HFCORECLKLEDIV2 0x00000003UL
518 #define CMU_LFCLKSEL_LFB_DISABLED (_CMU_LFCLKSEL_LFB_DISABLED << 2)
519 #define CMU_LFCLKSEL_LFB_DEFAULT (_CMU_LFCLKSEL_LFB_DEFAULT << 2)
520 #define CMU_LFCLKSEL_LFB_LFRCO (_CMU_LFCLKSEL_LFB_LFRCO << 2)
521 #define CMU_LFCLKSEL_LFB_LFXO (_CMU_LFCLKSEL_LFB_LFXO << 2)
522 #define CMU_LFCLKSEL_LFB_HFCORECLKLEDIV2 (_CMU_LFCLKSEL_LFB_HFCORECLKLEDIV2 << 2)
523 #define CMU_LFCLKSEL_LFAE (0x1UL << 16)
524 #define _CMU_LFCLKSEL_LFAE_SHIFT 16
525 #define _CMU_LFCLKSEL_LFAE_MASK 0x10000UL
526 #define _CMU_LFCLKSEL_LFAE_DEFAULT 0x00000000UL
527 #define _CMU_LFCLKSEL_LFAE_DISABLED 0x00000000UL
528 #define _CMU_LFCLKSEL_LFAE_ULFRCO 0x00000001UL
529 #define CMU_LFCLKSEL_LFAE_DEFAULT (_CMU_LFCLKSEL_LFAE_DEFAULT << 16)
530 #define CMU_LFCLKSEL_LFAE_DISABLED (_CMU_LFCLKSEL_LFAE_DISABLED << 16)
531 #define CMU_LFCLKSEL_LFAE_ULFRCO (_CMU_LFCLKSEL_LFAE_ULFRCO << 16)
532 #define CMU_LFCLKSEL_LFBE (0x1UL << 20)
533 #define _CMU_LFCLKSEL_LFBE_SHIFT 20
534 #define _CMU_LFCLKSEL_LFBE_MASK 0x100000UL
535 #define _CMU_LFCLKSEL_LFBE_DEFAULT 0x00000000UL
536 #define _CMU_LFCLKSEL_LFBE_DISABLED 0x00000000UL
537 #define _CMU_LFCLKSEL_LFBE_ULFRCO 0x00000001UL
538 #define CMU_LFCLKSEL_LFBE_DEFAULT (_CMU_LFCLKSEL_LFBE_DEFAULT << 20)
539 #define CMU_LFCLKSEL_LFBE_DISABLED (_CMU_LFCLKSEL_LFBE_DISABLED << 20)
540 #define CMU_LFCLKSEL_LFBE_ULFRCO (_CMU_LFCLKSEL_LFBE_ULFRCO << 20)
542 /* Bit fields for CMU STATUS */
543 #define _CMU_STATUS_RESETVALUE 0x00000403UL
544 #define _CMU_STATUS_MASK 0x0003FFFFUL
545 #define CMU_STATUS_HFRCOENS (0x1UL << 0)
546 #define _CMU_STATUS_HFRCOENS_SHIFT 0
547 #define _CMU_STATUS_HFRCOENS_MASK 0x1UL
548 #define _CMU_STATUS_HFRCOENS_DEFAULT 0x00000001UL
549 #define CMU_STATUS_HFRCOENS_DEFAULT (_CMU_STATUS_HFRCOENS_DEFAULT << 0)
550 #define CMU_STATUS_HFRCORDY (0x1UL << 1)
551 #define _CMU_STATUS_HFRCORDY_SHIFT 1
552 #define _CMU_STATUS_HFRCORDY_MASK 0x2UL
553 #define _CMU_STATUS_HFRCORDY_DEFAULT 0x00000001UL
554 #define CMU_STATUS_HFRCORDY_DEFAULT (_CMU_STATUS_HFRCORDY_DEFAULT << 1)
555 #define CMU_STATUS_HFXOENS (0x1UL << 2)
556 #define _CMU_STATUS_HFXOENS_SHIFT 2
557 #define _CMU_STATUS_HFXOENS_MASK 0x4UL
558 #define _CMU_STATUS_HFXOENS_DEFAULT 0x00000000UL
559 #define CMU_STATUS_HFXOENS_DEFAULT (_CMU_STATUS_HFXOENS_DEFAULT << 2)
560 #define CMU_STATUS_HFXORDY (0x1UL << 3)
561 #define _CMU_STATUS_HFXORDY_SHIFT 3
562 #define _CMU_STATUS_HFXORDY_MASK 0x8UL
563 #define _CMU_STATUS_HFXORDY_DEFAULT 0x00000000UL
564 #define CMU_STATUS_HFXORDY_DEFAULT (_CMU_STATUS_HFXORDY_DEFAULT << 3)
565 #define CMU_STATUS_AUXHFRCOENS (0x1UL << 4)
566 #define _CMU_STATUS_AUXHFRCOENS_SHIFT 4
567 #define _CMU_STATUS_AUXHFRCOENS_MASK 0x10UL
568 #define _CMU_STATUS_AUXHFRCOENS_DEFAULT 0x00000000UL
569 #define CMU_STATUS_AUXHFRCOENS_DEFAULT (_CMU_STATUS_AUXHFRCOENS_DEFAULT << 4)
570 #define CMU_STATUS_AUXHFRCORDY (0x1UL << 5)
571 #define _CMU_STATUS_AUXHFRCORDY_SHIFT 5
572 #define _CMU_STATUS_AUXHFRCORDY_MASK 0x20UL
573 #define _CMU_STATUS_AUXHFRCORDY_DEFAULT 0x00000000UL
574 #define CMU_STATUS_AUXHFRCORDY_DEFAULT (_CMU_STATUS_AUXHFRCORDY_DEFAULT << 5)
575 #define CMU_STATUS_LFRCOENS (0x1UL << 6)
576 #define _CMU_STATUS_LFRCOENS_SHIFT 6
577 #define _CMU_STATUS_LFRCOENS_MASK 0x40UL
578 #define _CMU_STATUS_LFRCOENS_DEFAULT 0x00000000UL
579 #define CMU_STATUS_LFRCOENS_DEFAULT (_CMU_STATUS_LFRCOENS_DEFAULT << 6)
580 #define CMU_STATUS_LFRCORDY (0x1UL << 7)
581 #define _CMU_STATUS_LFRCORDY_SHIFT 7
582 #define _CMU_STATUS_LFRCORDY_MASK 0x80UL
583 #define _CMU_STATUS_LFRCORDY_DEFAULT 0x00000000UL
584 #define CMU_STATUS_LFRCORDY_DEFAULT (_CMU_STATUS_LFRCORDY_DEFAULT << 7)
585 #define CMU_STATUS_LFXOENS (0x1UL << 8)
586 #define _CMU_STATUS_LFXOENS_SHIFT 8
587 #define _CMU_STATUS_LFXOENS_MASK 0x100UL
588 #define _CMU_STATUS_LFXOENS_DEFAULT 0x00000000UL
589 #define CMU_STATUS_LFXOENS_DEFAULT (_CMU_STATUS_LFXOENS_DEFAULT << 8)
590 #define CMU_STATUS_LFXORDY (0x1UL << 9)
591 #define _CMU_STATUS_LFXORDY_SHIFT 9
592 #define _CMU_STATUS_LFXORDY_MASK 0x200UL
593 #define _CMU_STATUS_LFXORDY_DEFAULT 0x00000000UL
594 #define CMU_STATUS_LFXORDY_DEFAULT (_CMU_STATUS_LFXORDY_DEFAULT << 9)
595 #define CMU_STATUS_HFRCOSEL (0x1UL << 10)
596 #define _CMU_STATUS_HFRCOSEL_SHIFT 10
597 #define _CMU_STATUS_HFRCOSEL_MASK 0x400UL
598 #define _CMU_STATUS_HFRCOSEL_DEFAULT 0x00000001UL
599 #define CMU_STATUS_HFRCOSEL_DEFAULT (_CMU_STATUS_HFRCOSEL_DEFAULT << 10)
600 #define CMU_STATUS_HFXOSEL (0x1UL << 11)
601 #define _CMU_STATUS_HFXOSEL_SHIFT 11
602 #define _CMU_STATUS_HFXOSEL_MASK 0x800UL
603 #define _CMU_STATUS_HFXOSEL_DEFAULT 0x00000000UL
604 #define CMU_STATUS_HFXOSEL_DEFAULT (_CMU_STATUS_HFXOSEL_DEFAULT << 11)
605 #define CMU_STATUS_LFRCOSEL (0x1UL << 12)
606 #define _CMU_STATUS_LFRCOSEL_SHIFT 12
607 #define _CMU_STATUS_LFRCOSEL_MASK 0x1000UL
608 #define _CMU_STATUS_LFRCOSEL_DEFAULT 0x00000000UL
609 #define CMU_STATUS_LFRCOSEL_DEFAULT (_CMU_STATUS_LFRCOSEL_DEFAULT << 12)
610 #define CMU_STATUS_LFXOSEL (0x1UL << 13)
611 #define _CMU_STATUS_LFXOSEL_SHIFT 13
612 #define _CMU_STATUS_LFXOSEL_MASK 0x2000UL
613 #define _CMU_STATUS_LFXOSEL_DEFAULT 0x00000000UL
614 #define CMU_STATUS_LFXOSEL_DEFAULT (_CMU_STATUS_LFXOSEL_DEFAULT << 13)
615 #define CMU_STATUS_CALBSY (0x1UL << 14)
616 #define _CMU_STATUS_CALBSY_SHIFT 14
617 #define _CMU_STATUS_CALBSY_MASK 0x4000UL
618 #define _CMU_STATUS_CALBSY_DEFAULT 0x00000000UL
619 #define CMU_STATUS_CALBSY_DEFAULT (_CMU_STATUS_CALBSY_DEFAULT << 14)
620 #define CMU_STATUS_USBCHFCLKSEL (0x1UL << 15)
621 #define _CMU_STATUS_USBCHFCLKSEL_SHIFT 15
622 #define _CMU_STATUS_USBCHFCLKSEL_MASK 0x8000UL
623 #define _CMU_STATUS_USBCHFCLKSEL_DEFAULT 0x00000000UL
624 #define CMU_STATUS_USBCHFCLKSEL_DEFAULT (_CMU_STATUS_USBCHFCLKSEL_DEFAULT << 15)
625 #define CMU_STATUS_USBCLFXOSEL (0x1UL << 16)
626 #define _CMU_STATUS_USBCLFXOSEL_SHIFT 16
627 #define _CMU_STATUS_USBCLFXOSEL_MASK 0x10000UL
628 #define _CMU_STATUS_USBCLFXOSEL_DEFAULT 0x00000000UL
629 #define CMU_STATUS_USBCLFXOSEL_DEFAULT (_CMU_STATUS_USBCLFXOSEL_DEFAULT << 16)
630 #define CMU_STATUS_USBCLFRCOSEL (0x1UL << 17)
631 #define _CMU_STATUS_USBCLFRCOSEL_SHIFT 17
632 #define _CMU_STATUS_USBCLFRCOSEL_MASK 0x20000UL
633 #define _CMU_STATUS_USBCLFRCOSEL_DEFAULT 0x00000000UL
634 #define CMU_STATUS_USBCLFRCOSEL_DEFAULT (_CMU_STATUS_USBCLFRCOSEL_DEFAULT << 17)
636 /* Bit fields for CMU IF */
637 #define _CMU_IF_RESETVALUE 0x00000001UL
638 #define _CMU_IF_MASK 0x000000FFUL
639 #define CMU_IF_HFRCORDY (0x1UL << 0)
640 #define _CMU_IF_HFRCORDY_SHIFT 0
641 #define _CMU_IF_HFRCORDY_MASK 0x1UL
642 #define _CMU_IF_HFRCORDY_DEFAULT 0x00000001UL
643 #define CMU_IF_HFRCORDY_DEFAULT (_CMU_IF_HFRCORDY_DEFAULT << 0)
644 #define CMU_IF_HFXORDY (0x1UL << 1)
645 #define _CMU_IF_HFXORDY_SHIFT 1
646 #define _CMU_IF_HFXORDY_MASK 0x2UL
647 #define _CMU_IF_HFXORDY_DEFAULT 0x00000000UL
648 #define CMU_IF_HFXORDY_DEFAULT (_CMU_IF_HFXORDY_DEFAULT << 1)
649 #define CMU_IF_LFRCORDY (0x1UL << 2)
650 #define _CMU_IF_LFRCORDY_SHIFT 2
651 #define _CMU_IF_LFRCORDY_MASK 0x4UL
652 #define _CMU_IF_LFRCORDY_DEFAULT 0x00000000UL
653 #define CMU_IF_LFRCORDY_DEFAULT (_CMU_IF_LFRCORDY_DEFAULT << 2)
654 #define CMU_IF_LFXORDY (0x1UL << 3)
655 #define _CMU_IF_LFXORDY_SHIFT 3
656 #define _CMU_IF_LFXORDY_MASK 0x8UL
657 #define _CMU_IF_LFXORDY_DEFAULT 0x00000000UL
658 #define CMU_IF_LFXORDY_DEFAULT (_CMU_IF_LFXORDY_DEFAULT << 3)
659 #define CMU_IF_AUXHFRCORDY (0x1UL << 4)
660 #define _CMU_IF_AUXHFRCORDY_SHIFT 4
661 #define _CMU_IF_AUXHFRCORDY_MASK 0x10UL
662 #define _CMU_IF_AUXHFRCORDY_DEFAULT 0x00000000UL
663 #define CMU_IF_AUXHFRCORDY_DEFAULT (_CMU_IF_AUXHFRCORDY_DEFAULT << 4)
664 #define CMU_IF_CALRDY (0x1UL << 5)
665 #define _CMU_IF_CALRDY_SHIFT 5
666 #define _CMU_IF_CALRDY_MASK 0x20UL
667 #define _CMU_IF_CALRDY_DEFAULT 0x00000000UL
668 #define CMU_IF_CALRDY_DEFAULT (_CMU_IF_CALRDY_DEFAULT << 5)
669 #define CMU_IF_CALOF (0x1UL << 6)
670 #define _CMU_IF_CALOF_SHIFT 6
671 #define _CMU_IF_CALOF_MASK 0x40UL
672 #define _CMU_IF_CALOF_DEFAULT 0x00000000UL
673 #define CMU_IF_CALOF_DEFAULT (_CMU_IF_CALOF_DEFAULT << 6)
674 #define CMU_IF_USBCHFCLKSEL (0x1UL << 7)
675 #define _CMU_IF_USBCHFCLKSEL_SHIFT 7
676 #define _CMU_IF_USBCHFCLKSEL_MASK 0x80UL
677 #define _CMU_IF_USBCHFCLKSEL_DEFAULT 0x00000000UL
678 #define CMU_IF_USBCHFCLKSEL_DEFAULT (_CMU_IF_USBCHFCLKSEL_DEFAULT << 7)
680 /* Bit fields for CMU IFS */
681 #define _CMU_IFS_RESETVALUE 0x00000000UL
682 #define _CMU_IFS_MASK 0x000000FFUL
683 #define CMU_IFS_HFRCORDY (0x1UL << 0)
684 #define _CMU_IFS_HFRCORDY_SHIFT 0
685 #define _CMU_IFS_HFRCORDY_MASK 0x1UL
686 #define _CMU_IFS_HFRCORDY_DEFAULT 0x00000000UL
687 #define CMU_IFS_HFRCORDY_DEFAULT (_CMU_IFS_HFRCORDY_DEFAULT << 0)
688 #define CMU_IFS_HFXORDY (0x1UL << 1)
689 #define _CMU_IFS_HFXORDY_SHIFT 1
690 #define _CMU_IFS_HFXORDY_MASK 0x2UL
691 #define _CMU_IFS_HFXORDY_DEFAULT 0x00000000UL
692 #define CMU_IFS_HFXORDY_DEFAULT (_CMU_IFS_HFXORDY_DEFAULT << 1)
693 #define CMU_IFS_LFRCORDY (0x1UL << 2)
694 #define _CMU_IFS_LFRCORDY_SHIFT 2
695 #define _CMU_IFS_LFRCORDY_MASK 0x4UL
696 #define _CMU_IFS_LFRCORDY_DEFAULT 0x00000000UL
697 #define CMU_IFS_LFRCORDY_DEFAULT (_CMU_IFS_LFRCORDY_DEFAULT << 2)
698 #define CMU_IFS_LFXORDY (0x1UL << 3)
699 #define _CMU_IFS_LFXORDY_SHIFT 3
700 #define _CMU_IFS_LFXORDY_MASK 0x8UL
701 #define _CMU_IFS_LFXORDY_DEFAULT 0x00000000UL
702 #define CMU_IFS_LFXORDY_DEFAULT (_CMU_IFS_LFXORDY_DEFAULT << 3)
703 #define CMU_IFS_AUXHFRCORDY (0x1UL << 4)
704 #define _CMU_IFS_AUXHFRCORDY_SHIFT 4
705 #define _CMU_IFS_AUXHFRCORDY_MASK 0x10UL
706 #define _CMU_IFS_AUXHFRCORDY_DEFAULT 0x00000000UL
707 #define CMU_IFS_AUXHFRCORDY_DEFAULT (_CMU_IFS_AUXHFRCORDY_DEFAULT << 4)
708 #define CMU_IFS_CALRDY (0x1UL << 5)
709 #define _CMU_IFS_CALRDY_SHIFT 5
710 #define _CMU_IFS_CALRDY_MASK 0x20UL
711 #define _CMU_IFS_CALRDY_DEFAULT 0x00000000UL
712 #define CMU_IFS_CALRDY_DEFAULT (_CMU_IFS_CALRDY_DEFAULT << 5)
713 #define CMU_IFS_CALOF (0x1UL << 6)
714 #define _CMU_IFS_CALOF_SHIFT 6
715 #define _CMU_IFS_CALOF_MASK 0x40UL
716 #define _CMU_IFS_CALOF_DEFAULT 0x00000000UL
717 #define CMU_IFS_CALOF_DEFAULT (_CMU_IFS_CALOF_DEFAULT << 6)
718 #define CMU_IFS_USBCHFCLKSEL (0x1UL << 7)
719 #define _CMU_IFS_USBCHFCLKSEL_SHIFT 7
720 #define _CMU_IFS_USBCHFCLKSEL_MASK 0x80UL
721 #define _CMU_IFS_USBCHFCLKSEL_DEFAULT 0x00000000UL
722 #define CMU_IFS_USBCHFCLKSEL_DEFAULT (_CMU_IFS_USBCHFCLKSEL_DEFAULT << 7)
724 /* Bit fields for CMU IFC */
725 #define _CMU_IFC_RESETVALUE 0x00000000UL
726 #define _CMU_IFC_MASK 0x000000FFUL
727 #define CMU_IFC_HFRCORDY (0x1UL << 0)
728 #define _CMU_IFC_HFRCORDY_SHIFT 0
729 #define _CMU_IFC_HFRCORDY_MASK 0x1UL
730 #define _CMU_IFC_HFRCORDY_DEFAULT 0x00000000UL
731 #define CMU_IFC_HFRCORDY_DEFAULT (_CMU_IFC_HFRCORDY_DEFAULT << 0)
732 #define CMU_IFC_HFXORDY (0x1UL << 1)
733 #define _CMU_IFC_HFXORDY_SHIFT 1
734 #define _CMU_IFC_HFXORDY_MASK 0x2UL
735 #define _CMU_IFC_HFXORDY_DEFAULT 0x00000000UL
736 #define CMU_IFC_HFXORDY_DEFAULT (_CMU_IFC_HFXORDY_DEFAULT << 1)
737 #define CMU_IFC_LFRCORDY (0x1UL << 2)
738 #define _CMU_IFC_LFRCORDY_SHIFT 2
739 #define _CMU_IFC_LFRCORDY_MASK 0x4UL
740 #define _CMU_IFC_LFRCORDY_DEFAULT 0x00000000UL
741 #define CMU_IFC_LFRCORDY_DEFAULT (_CMU_IFC_LFRCORDY_DEFAULT << 2)
742 #define CMU_IFC_LFXORDY (0x1UL << 3)
743 #define _CMU_IFC_LFXORDY_SHIFT 3
744 #define _CMU_IFC_LFXORDY_MASK 0x8UL
745 #define _CMU_IFC_LFXORDY_DEFAULT 0x00000000UL
746 #define CMU_IFC_LFXORDY_DEFAULT (_CMU_IFC_LFXORDY_DEFAULT << 3)
747 #define CMU_IFC_AUXHFRCORDY (0x1UL << 4)
748 #define _CMU_IFC_AUXHFRCORDY_SHIFT 4
749 #define _CMU_IFC_AUXHFRCORDY_MASK 0x10UL
750 #define _CMU_IFC_AUXHFRCORDY_DEFAULT 0x00000000UL
751 #define CMU_IFC_AUXHFRCORDY_DEFAULT (_CMU_IFC_AUXHFRCORDY_DEFAULT << 4)
752 #define CMU_IFC_CALRDY (0x1UL << 5)
753 #define _CMU_IFC_CALRDY_SHIFT 5
754 #define _CMU_IFC_CALRDY_MASK 0x20UL
755 #define _CMU_IFC_CALRDY_DEFAULT 0x00000000UL
756 #define CMU_IFC_CALRDY_DEFAULT (_CMU_IFC_CALRDY_DEFAULT << 5)
757 #define CMU_IFC_CALOF (0x1UL << 6)
758 #define _CMU_IFC_CALOF_SHIFT 6
759 #define _CMU_IFC_CALOF_MASK 0x40UL
760 #define _CMU_IFC_CALOF_DEFAULT 0x00000000UL
761 #define CMU_IFC_CALOF_DEFAULT (_CMU_IFC_CALOF_DEFAULT << 6)
762 #define CMU_IFC_USBCHFCLKSEL (0x1UL << 7)
763 #define _CMU_IFC_USBCHFCLKSEL_SHIFT 7
764 #define _CMU_IFC_USBCHFCLKSEL_MASK 0x80UL
765 #define _CMU_IFC_USBCHFCLKSEL_DEFAULT 0x00000000UL
766 #define CMU_IFC_USBCHFCLKSEL_DEFAULT (_CMU_IFC_USBCHFCLKSEL_DEFAULT << 7)
768 /* Bit fields for CMU IEN */
769 #define _CMU_IEN_RESETVALUE 0x00000000UL
770 #define _CMU_IEN_MASK 0x000000FFUL
771 #define CMU_IEN_HFRCORDY (0x1UL << 0)
772 #define _CMU_IEN_HFRCORDY_SHIFT 0
773 #define _CMU_IEN_HFRCORDY_MASK 0x1UL
774 #define _CMU_IEN_HFRCORDY_DEFAULT 0x00000000UL
775 #define CMU_IEN_HFRCORDY_DEFAULT (_CMU_IEN_HFRCORDY_DEFAULT << 0)
776 #define CMU_IEN_HFXORDY (0x1UL << 1)
777 #define _CMU_IEN_HFXORDY_SHIFT 1
778 #define _CMU_IEN_HFXORDY_MASK 0x2UL
779 #define _CMU_IEN_HFXORDY_DEFAULT 0x00000000UL
780 #define CMU_IEN_HFXORDY_DEFAULT (_CMU_IEN_HFXORDY_DEFAULT << 1)
781 #define CMU_IEN_LFRCORDY (0x1UL << 2)
782 #define _CMU_IEN_LFRCORDY_SHIFT 2
783 #define _CMU_IEN_LFRCORDY_MASK 0x4UL
784 #define _CMU_IEN_LFRCORDY_DEFAULT 0x00000000UL
785 #define CMU_IEN_LFRCORDY_DEFAULT (_CMU_IEN_LFRCORDY_DEFAULT << 2)
786 #define CMU_IEN_LFXORDY (0x1UL << 3)
787 #define _CMU_IEN_LFXORDY_SHIFT 3
788 #define _CMU_IEN_LFXORDY_MASK 0x8UL
789 #define _CMU_IEN_LFXORDY_DEFAULT 0x00000000UL
790 #define CMU_IEN_LFXORDY_DEFAULT (_CMU_IEN_LFXORDY_DEFAULT << 3)
791 #define CMU_IEN_AUXHFRCORDY (0x1UL << 4)
792 #define _CMU_IEN_AUXHFRCORDY_SHIFT 4
793 #define _CMU_IEN_AUXHFRCORDY_MASK 0x10UL
794 #define _CMU_IEN_AUXHFRCORDY_DEFAULT 0x00000000UL
795 #define CMU_IEN_AUXHFRCORDY_DEFAULT (_CMU_IEN_AUXHFRCORDY_DEFAULT << 4)
796 #define CMU_IEN_CALRDY (0x1UL << 5)
797 #define _CMU_IEN_CALRDY_SHIFT 5
798 #define _CMU_IEN_CALRDY_MASK 0x20UL
799 #define _CMU_IEN_CALRDY_DEFAULT 0x00000000UL
800 #define CMU_IEN_CALRDY_DEFAULT (_CMU_IEN_CALRDY_DEFAULT << 5)
801 #define CMU_IEN_CALOF (0x1UL << 6)
802 #define _CMU_IEN_CALOF_SHIFT 6
803 #define _CMU_IEN_CALOF_MASK 0x40UL
804 #define _CMU_IEN_CALOF_DEFAULT 0x00000000UL
805 #define CMU_IEN_CALOF_DEFAULT (_CMU_IEN_CALOF_DEFAULT << 6)
806 #define CMU_IEN_USBCHFCLKSEL (0x1UL << 7)
807 #define _CMU_IEN_USBCHFCLKSEL_SHIFT 7
808 #define _CMU_IEN_USBCHFCLKSEL_MASK 0x80UL
809 #define _CMU_IEN_USBCHFCLKSEL_DEFAULT 0x00000000UL
810 #define CMU_IEN_USBCHFCLKSEL_DEFAULT (_CMU_IEN_USBCHFCLKSEL_DEFAULT << 7)
812 /* Bit fields for CMU HFCORECLKEN0 */
813 #define _CMU_HFCORECLKEN0_RESETVALUE 0x00000000UL
814 #define _CMU_HFCORECLKEN0_MASK 0x0000003FUL
815 #define CMU_HFCORECLKEN0_DMA (0x1UL << 0)
816 #define _CMU_HFCORECLKEN0_DMA_SHIFT 0
817 #define _CMU_HFCORECLKEN0_DMA_MASK 0x1UL
818 #define _CMU_HFCORECLKEN0_DMA_DEFAULT 0x00000000UL
819 #define CMU_HFCORECLKEN0_DMA_DEFAULT (_CMU_HFCORECLKEN0_DMA_DEFAULT << 0)
820 #define CMU_HFCORECLKEN0_AES (0x1UL << 1)
821 #define _CMU_HFCORECLKEN0_AES_SHIFT 1
822 #define _CMU_HFCORECLKEN0_AES_MASK 0x2UL
823 #define _CMU_HFCORECLKEN0_AES_DEFAULT 0x00000000UL
824 #define CMU_HFCORECLKEN0_AES_DEFAULT (_CMU_HFCORECLKEN0_AES_DEFAULT << 1)
825 #define CMU_HFCORECLKEN0_USBC (0x1UL << 2)
826 #define _CMU_HFCORECLKEN0_USBC_SHIFT 2
827 #define _CMU_HFCORECLKEN0_USBC_MASK 0x4UL
828 #define _CMU_HFCORECLKEN0_USBC_DEFAULT 0x00000000UL
829 #define CMU_HFCORECLKEN0_USBC_DEFAULT (_CMU_HFCORECLKEN0_USBC_DEFAULT << 2)
830 #define CMU_HFCORECLKEN0_USB (0x1UL << 3)
831 #define _CMU_HFCORECLKEN0_USB_SHIFT 3
832 #define _CMU_HFCORECLKEN0_USB_MASK 0x8UL
833 #define _CMU_HFCORECLKEN0_USB_DEFAULT 0x00000000UL
834 #define CMU_HFCORECLKEN0_USB_DEFAULT (_CMU_HFCORECLKEN0_USB_DEFAULT << 3)
835 #define CMU_HFCORECLKEN0_LE (0x1UL << 4)
836 #define _CMU_HFCORECLKEN0_LE_SHIFT 4
837 #define _CMU_HFCORECLKEN0_LE_MASK 0x10UL
838 #define _CMU_HFCORECLKEN0_LE_DEFAULT 0x00000000UL
839 #define CMU_HFCORECLKEN0_LE_DEFAULT (_CMU_HFCORECLKEN0_LE_DEFAULT << 4)
840 #define CMU_HFCORECLKEN0_EBI (0x1UL << 5)
841 #define _CMU_HFCORECLKEN0_EBI_SHIFT 5
842 #define _CMU_HFCORECLKEN0_EBI_MASK 0x20UL
843 #define _CMU_HFCORECLKEN0_EBI_DEFAULT 0x00000000UL
844 #define CMU_HFCORECLKEN0_EBI_DEFAULT (_CMU_HFCORECLKEN0_EBI_DEFAULT << 5)
846 /* Bit fields for CMU HFPERCLKEN0 */
847 #define _CMU_HFPERCLKEN0_RESETVALUE 0x00000000UL
848 #define _CMU_HFPERCLKEN0_MASK 0x0003FFFFUL
849 #define CMU_HFPERCLKEN0_USART0 (0x1UL << 0)
850 #define _CMU_HFPERCLKEN0_USART0_SHIFT 0
851 #define _CMU_HFPERCLKEN0_USART0_MASK 0x1UL
852 #define _CMU_HFPERCLKEN0_USART0_DEFAULT 0x00000000UL
853 #define CMU_HFPERCLKEN0_USART0_DEFAULT (_CMU_HFPERCLKEN0_USART0_DEFAULT << 0)
854 #define CMU_HFPERCLKEN0_USART1 (0x1UL << 1)
855 #define _CMU_HFPERCLKEN0_USART1_SHIFT 1
856 #define _CMU_HFPERCLKEN0_USART1_MASK 0x2UL
857 #define _CMU_HFPERCLKEN0_USART1_DEFAULT 0x00000000UL
858 #define CMU_HFPERCLKEN0_USART1_DEFAULT (_CMU_HFPERCLKEN0_USART1_DEFAULT << 1)
859 #define CMU_HFPERCLKEN0_USART2 (0x1UL << 2)
860 #define _CMU_HFPERCLKEN0_USART2_SHIFT 2
861 #define _CMU_HFPERCLKEN0_USART2_MASK 0x4UL
862 #define _CMU_HFPERCLKEN0_USART2_DEFAULT 0x00000000UL
863 #define CMU_HFPERCLKEN0_USART2_DEFAULT (_CMU_HFPERCLKEN0_USART2_DEFAULT << 2)
864 #define CMU_HFPERCLKEN0_UART0 (0x1UL << 3)
865 #define _CMU_HFPERCLKEN0_UART0_SHIFT 3
866 #define _CMU_HFPERCLKEN0_UART0_MASK 0x8UL
867 #define _CMU_HFPERCLKEN0_UART0_DEFAULT 0x00000000UL
868 #define CMU_HFPERCLKEN0_UART0_DEFAULT (_CMU_HFPERCLKEN0_UART0_DEFAULT << 3)
869 #define CMU_HFPERCLKEN0_UART1 (0x1UL << 4)
870 #define _CMU_HFPERCLKEN0_UART1_SHIFT 4
871 #define _CMU_HFPERCLKEN0_UART1_MASK 0x10UL
872 #define _CMU_HFPERCLKEN0_UART1_DEFAULT 0x00000000UL
873 #define CMU_HFPERCLKEN0_UART1_DEFAULT (_CMU_HFPERCLKEN0_UART1_DEFAULT << 4)
874 #define CMU_HFPERCLKEN0_TIMER0 (0x1UL << 5)
875 #define _CMU_HFPERCLKEN0_TIMER0_SHIFT 5
876 #define _CMU_HFPERCLKEN0_TIMER0_MASK 0x20UL
877 #define _CMU_HFPERCLKEN0_TIMER0_DEFAULT 0x00000000UL
878 #define CMU_HFPERCLKEN0_TIMER0_DEFAULT (_CMU_HFPERCLKEN0_TIMER0_DEFAULT << 5)
879 #define CMU_HFPERCLKEN0_TIMER1 (0x1UL << 6)
880 #define _CMU_HFPERCLKEN0_TIMER1_SHIFT 6
881 #define _CMU_HFPERCLKEN0_TIMER1_MASK 0x40UL
882 #define _CMU_HFPERCLKEN0_TIMER1_DEFAULT 0x00000000UL
883 #define CMU_HFPERCLKEN0_TIMER1_DEFAULT (_CMU_HFPERCLKEN0_TIMER1_DEFAULT << 6)
884 #define CMU_HFPERCLKEN0_TIMER2 (0x1UL << 7)
885 #define _CMU_HFPERCLKEN0_TIMER2_SHIFT 7
886 #define _CMU_HFPERCLKEN0_TIMER2_MASK 0x80UL
887 #define _CMU_HFPERCLKEN0_TIMER2_DEFAULT 0x00000000UL
888 #define CMU_HFPERCLKEN0_TIMER2_DEFAULT (_CMU_HFPERCLKEN0_TIMER2_DEFAULT << 7)
889 #define CMU_HFPERCLKEN0_TIMER3 (0x1UL << 8)
890 #define _CMU_HFPERCLKEN0_TIMER3_SHIFT 8
891 #define _CMU_HFPERCLKEN0_TIMER3_MASK 0x100UL
892 #define _CMU_HFPERCLKEN0_TIMER3_DEFAULT 0x00000000UL
893 #define CMU_HFPERCLKEN0_TIMER3_DEFAULT (_CMU_HFPERCLKEN0_TIMER3_DEFAULT << 8)
894 #define CMU_HFPERCLKEN0_ACMP0 (0x1UL << 9)
895 #define _CMU_HFPERCLKEN0_ACMP0_SHIFT 9
896 #define _CMU_HFPERCLKEN0_ACMP0_MASK 0x200UL
897 #define _CMU_HFPERCLKEN0_ACMP0_DEFAULT 0x00000000UL
898 #define CMU_HFPERCLKEN0_ACMP0_DEFAULT (_CMU_HFPERCLKEN0_ACMP0_DEFAULT << 9)
899 #define CMU_HFPERCLKEN0_ACMP1 (0x1UL << 10)
900 #define _CMU_HFPERCLKEN0_ACMP1_SHIFT 10
901 #define _CMU_HFPERCLKEN0_ACMP1_MASK 0x400UL
902 #define _CMU_HFPERCLKEN0_ACMP1_DEFAULT 0x00000000UL
903 #define CMU_HFPERCLKEN0_ACMP1_DEFAULT (_CMU_HFPERCLKEN0_ACMP1_DEFAULT << 10)
904 #define CMU_HFPERCLKEN0_I2C0 (0x1UL << 11)
905 #define _CMU_HFPERCLKEN0_I2C0_SHIFT 11
906 #define _CMU_HFPERCLKEN0_I2C0_MASK 0x800UL
907 #define _CMU_HFPERCLKEN0_I2C0_DEFAULT 0x00000000UL
908 #define CMU_HFPERCLKEN0_I2C0_DEFAULT (_CMU_HFPERCLKEN0_I2C0_DEFAULT << 11)
909 #define CMU_HFPERCLKEN0_I2C1 (0x1UL << 12)
910 #define _CMU_HFPERCLKEN0_I2C1_SHIFT 12
911 #define _CMU_HFPERCLKEN0_I2C1_MASK 0x1000UL
912 #define _CMU_HFPERCLKEN0_I2C1_DEFAULT 0x00000000UL
913 #define CMU_HFPERCLKEN0_I2C1_DEFAULT (_CMU_HFPERCLKEN0_I2C1_DEFAULT << 12)
914 #define CMU_HFPERCLKEN0_GPIO (0x1UL << 13)
915 #define _CMU_HFPERCLKEN0_GPIO_SHIFT 13
916 #define _CMU_HFPERCLKEN0_GPIO_MASK 0x2000UL
917 #define _CMU_HFPERCLKEN0_GPIO_DEFAULT 0x00000000UL
918 #define CMU_HFPERCLKEN0_GPIO_DEFAULT (_CMU_HFPERCLKEN0_GPIO_DEFAULT << 13)
919 #define CMU_HFPERCLKEN0_VCMP (0x1UL << 14)
920 #define _CMU_HFPERCLKEN0_VCMP_SHIFT 14
921 #define _CMU_HFPERCLKEN0_VCMP_MASK 0x4000UL
922 #define _CMU_HFPERCLKEN0_VCMP_DEFAULT 0x00000000UL
923 #define CMU_HFPERCLKEN0_VCMP_DEFAULT (_CMU_HFPERCLKEN0_VCMP_DEFAULT << 14)
924 #define CMU_HFPERCLKEN0_PRS (0x1UL << 15)
925 #define _CMU_HFPERCLKEN0_PRS_SHIFT 15
926 #define _CMU_HFPERCLKEN0_PRS_MASK 0x8000UL
927 #define _CMU_HFPERCLKEN0_PRS_DEFAULT 0x00000000UL
928 #define CMU_HFPERCLKEN0_PRS_DEFAULT (_CMU_HFPERCLKEN0_PRS_DEFAULT << 15)
929 #define CMU_HFPERCLKEN0_ADC0 (0x1UL << 16)
930 #define _CMU_HFPERCLKEN0_ADC0_SHIFT 16
931 #define _CMU_HFPERCLKEN0_ADC0_MASK 0x10000UL
932 #define _CMU_HFPERCLKEN0_ADC0_DEFAULT 0x00000000UL
933 #define CMU_HFPERCLKEN0_ADC0_DEFAULT (_CMU_HFPERCLKEN0_ADC0_DEFAULT << 16)
934 #define CMU_HFPERCLKEN0_DAC0 (0x1UL << 17)
935 #define _CMU_HFPERCLKEN0_DAC0_SHIFT 17
936 #define _CMU_HFPERCLKEN0_DAC0_MASK 0x20000UL
937 #define _CMU_HFPERCLKEN0_DAC0_DEFAULT 0x00000000UL
938 #define CMU_HFPERCLKEN0_DAC0_DEFAULT (_CMU_HFPERCLKEN0_DAC0_DEFAULT << 17)
940 /* Bit fields for CMU SYNCBUSY */
941 #define _CMU_SYNCBUSY_RESETVALUE 0x00000000UL
942 #define _CMU_SYNCBUSY_MASK 0x00000055UL
943 #define CMU_SYNCBUSY_LFACLKEN0 (0x1UL << 0)
944 #define _CMU_SYNCBUSY_LFACLKEN0_SHIFT 0
945 #define _CMU_SYNCBUSY_LFACLKEN0_MASK 0x1UL
946 #define _CMU_SYNCBUSY_LFACLKEN0_DEFAULT 0x00000000UL
947 #define CMU_SYNCBUSY_LFACLKEN0_DEFAULT (_CMU_SYNCBUSY_LFACLKEN0_DEFAULT << 0)
948 #define CMU_SYNCBUSY_LFAPRESC0 (0x1UL << 2)
949 #define _CMU_SYNCBUSY_LFAPRESC0_SHIFT 2
950 #define _CMU_SYNCBUSY_LFAPRESC0_MASK 0x4UL
951 #define _CMU_SYNCBUSY_LFAPRESC0_DEFAULT 0x00000000UL
952 #define CMU_SYNCBUSY_LFAPRESC0_DEFAULT (_CMU_SYNCBUSY_LFAPRESC0_DEFAULT << 2)
953 #define CMU_SYNCBUSY_LFBCLKEN0 (0x1UL << 4)
954 #define _CMU_SYNCBUSY_LFBCLKEN0_SHIFT 4
955 #define _CMU_SYNCBUSY_LFBCLKEN0_MASK 0x10UL
956 #define _CMU_SYNCBUSY_LFBCLKEN0_DEFAULT 0x00000000UL
957 #define CMU_SYNCBUSY_LFBCLKEN0_DEFAULT (_CMU_SYNCBUSY_LFBCLKEN0_DEFAULT << 4)
958 #define CMU_SYNCBUSY_LFBPRESC0 (0x1UL << 6)
959 #define _CMU_SYNCBUSY_LFBPRESC0_SHIFT 6
960 #define _CMU_SYNCBUSY_LFBPRESC0_MASK 0x40UL
961 #define _CMU_SYNCBUSY_LFBPRESC0_DEFAULT 0x00000000UL
962 #define CMU_SYNCBUSY_LFBPRESC0_DEFAULT (_CMU_SYNCBUSY_LFBPRESC0_DEFAULT << 6)
964 /* Bit fields for CMU FREEZE */
965 #define _CMU_FREEZE_RESETVALUE 0x00000000UL
966 #define _CMU_FREEZE_MASK 0x00000001UL
967 #define CMU_FREEZE_REGFREEZE (0x1UL << 0)
968 #define _CMU_FREEZE_REGFREEZE_SHIFT 0
969 #define _CMU_FREEZE_REGFREEZE_MASK 0x1UL
970 #define _CMU_FREEZE_REGFREEZE_DEFAULT 0x00000000UL
971 #define _CMU_FREEZE_REGFREEZE_UPDATE 0x00000000UL
972 #define _CMU_FREEZE_REGFREEZE_FREEZE 0x00000001UL
973 #define CMU_FREEZE_REGFREEZE_DEFAULT (_CMU_FREEZE_REGFREEZE_DEFAULT << 0)
974 #define CMU_FREEZE_REGFREEZE_UPDATE (_CMU_FREEZE_REGFREEZE_UPDATE << 0)
975 #define CMU_FREEZE_REGFREEZE_FREEZE (_CMU_FREEZE_REGFREEZE_FREEZE << 0)
977 /* Bit fields for CMU LFACLKEN0 */
978 #define _CMU_LFACLKEN0_RESETVALUE 0x00000000UL
979 #define _CMU_LFACLKEN0_MASK 0x0000000FUL
980 #define CMU_LFACLKEN0_LESENSE (0x1UL << 0)
981 #define _CMU_LFACLKEN0_LESENSE_SHIFT 0
982 #define _CMU_LFACLKEN0_LESENSE_MASK 0x1UL
983 #define _CMU_LFACLKEN0_LESENSE_DEFAULT 0x00000000UL
984 #define CMU_LFACLKEN0_LESENSE_DEFAULT (_CMU_LFACLKEN0_LESENSE_DEFAULT << 0)
985 #define CMU_LFACLKEN0_RTC (0x1UL << 1)
986 #define _CMU_LFACLKEN0_RTC_SHIFT 1
987 #define _CMU_LFACLKEN0_RTC_MASK 0x2UL
988 #define _CMU_LFACLKEN0_RTC_DEFAULT 0x00000000UL
989 #define CMU_LFACLKEN0_RTC_DEFAULT (_CMU_LFACLKEN0_RTC_DEFAULT << 1)
990 #define CMU_LFACLKEN0_LETIMER0 (0x1UL << 2)
991 #define _CMU_LFACLKEN0_LETIMER0_SHIFT 2
992 #define _CMU_LFACLKEN0_LETIMER0_MASK 0x4UL
993 #define _CMU_LFACLKEN0_LETIMER0_DEFAULT 0x00000000UL
994 #define CMU_LFACLKEN0_LETIMER0_DEFAULT (_CMU_LFACLKEN0_LETIMER0_DEFAULT << 2)
995 #define CMU_LFACLKEN0_LCD (0x1UL << 3)
996 #define _CMU_LFACLKEN0_LCD_SHIFT 3
997 #define _CMU_LFACLKEN0_LCD_MASK 0x8UL
998 #define _CMU_LFACLKEN0_LCD_DEFAULT 0x00000000UL
999 #define CMU_LFACLKEN0_LCD_DEFAULT (_CMU_LFACLKEN0_LCD_DEFAULT << 3)
1001 /* Bit fields for CMU LFBCLKEN0 */
1002 #define _CMU_LFBCLKEN0_RESETVALUE 0x00000000UL
1003 #define _CMU_LFBCLKEN0_MASK 0x00000003UL
1004 #define CMU_LFBCLKEN0_LEUART0 (0x1UL << 0)
1005 #define _CMU_LFBCLKEN0_LEUART0_SHIFT 0
1006 #define _CMU_LFBCLKEN0_LEUART0_MASK 0x1UL
1007 #define _CMU_LFBCLKEN0_LEUART0_DEFAULT 0x00000000UL
1008 #define CMU_LFBCLKEN0_LEUART0_DEFAULT (_CMU_LFBCLKEN0_LEUART0_DEFAULT << 0)
1009 #define CMU_LFBCLKEN0_LEUART1 (0x1UL << 1)
1010 #define _CMU_LFBCLKEN0_LEUART1_SHIFT 1
1011 #define _CMU_LFBCLKEN0_LEUART1_MASK 0x2UL
1012 #define _CMU_LFBCLKEN0_LEUART1_DEFAULT 0x00000000UL
1013 #define CMU_LFBCLKEN0_LEUART1_DEFAULT (_CMU_LFBCLKEN0_LEUART1_DEFAULT << 1)
1015 /* Bit fields for CMU LFAPRESC0 */
1016 #define _CMU_LFAPRESC0_RESETVALUE 0x00000000UL
1017 #define _CMU_LFAPRESC0_MASK 0x00003FF3UL
1018 #define _CMU_LFAPRESC0_LESENSE_SHIFT 0
1019 #define _CMU_LFAPRESC0_LESENSE_MASK 0x3UL
1020 #define _CMU_LFAPRESC0_LESENSE_DIV1 0x00000000UL
1021 #define _CMU_LFAPRESC0_LESENSE_DIV2 0x00000001UL
1022 #define _CMU_LFAPRESC0_LESENSE_DIV4 0x00000002UL
1023 #define _CMU_LFAPRESC0_LESENSE_DIV8 0x00000003UL
1024 #define CMU_LFAPRESC0_LESENSE_DIV1 (_CMU_LFAPRESC0_LESENSE_DIV1 << 0)
1025 #define CMU_LFAPRESC0_LESENSE_DIV2 (_CMU_LFAPRESC0_LESENSE_DIV2 << 0)
1026 #define CMU_LFAPRESC0_LESENSE_DIV4 (_CMU_LFAPRESC0_LESENSE_DIV4 << 0)
1027 #define CMU_LFAPRESC0_LESENSE_DIV8 (_CMU_LFAPRESC0_LESENSE_DIV8 << 0)
1028 #define _CMU_LFAPRESC0_RTC_SHIFT 4
1029 #define _CMU_LFAPRESC0_RTC_MASK 0xF0UL
1030 #define _CMU_LFAPRESC0_RTC_DIV1 0x00000000UL
1031 #define _CMU_LFAPRESC0_RTC_DIV2 0x00000001UL
1032 #define _CMU_LFAPRESC0_RTC_DIV4 0x00000002UL
1033 #define _CMU_LFAPRESC0_RTC_DIV8 0x00000003UL
1034 #define _CMU_LFAPRESC0_RTC_DIV16 0x00000004UL
1035 #define _CMU_LFAPRESC0_RTC_DIV32 0x00000005UL
1036 #define _CMU_LFAPRESC0_RTC_DIV64 0x00000006UL
1037 #define _CMU_LFAPRESC0_RTC_DIV128 0x00000007UL
1038 #define _CMU_LFAPRESC0_RTC_DIV256 0x00000008UL
1039 #define _CMU_LFAPRESC0_RTC_DIV512 0x00000009UL
1040 #define _CMU_LFAPRESC0_RTC_DIV1024 0x0000000AUL
1041 #define _CMU_LFAPRESC0_RTC_DIV2048 0x0000000BUL
1042 #define _CMU_LFAPRESC0_RTC_DIV4096 0x0000000CUL
1043 #define _CMU_LFAPRESC0_RTC_DIV8192 0x0000000DUL
1044 #define _CMU_LFAPRESC0_RTC_DIV16384 0x0000000EUL
1045 #define _CMU_LFAPRESC0_RTC_DIV32768 0x0000000FUL
1046 #define CMU_LFAPRESC0_RTC_DIV1 (_CMU_LFAPRESC0_RTC_DIV1 << 4)
1047 #define CMU_LFAPRESC0_RTC_DIV2 (_CMU_LFAPRESC0_RTC_DIV2 << 4)
1048 #define CMU_LFAPRESC0_RTC_DIV4 (_CMU_LFAPRESC0_RTC_DIV4 << 4)
1049 #define CMU_LFAPRESC0_RTC_DIV8 (_CMU_LFAPRESC0_RTC_DIV8 << 4)
1050 #define CMU_LFAPRESC0_RTC_DIV16 (_CMU_LFAPRESC0_RTC_DIV16 << 4)
1051 #define CMU_LFAPRESC0_RTC_DIV32 (_CMU_LFAPRESC0_RTC_DIV32 << 4)
1052 #define CMU_LFAPRESC0_RTC_DIV64 (_CMU_LFAPRESC0_RTC_DIV64 << 4)
1053 #define CMU_LFAPRESC0_RTC_DIV128 (_CMU_LFAPRESC0_RTC_DIV128 << 4)
1054 #define CMU_LFAPRESC0_RTC_DIV256 (_CMU_LFAPRESC0_RTC_DIV256 << 4)
1055 #define CMU_LFAPRESC0_RTC_DIV512 (_CMU_LFAPRESC0_RTC_DIV512 << 4)
1056 #define CMU_LFAPRESC0_RTC_DIV1024 (_CMU_LFAPRESC0_RTC_DIV1024 << 4)
1057 #define CMU_LFAPRESC0_RTC_DIV2048 (_CMU_LFAPRESC0_RTC_DIV2048 << 4)
1058 #define CMU_LFAPRESC0_RTC_DIV4096 (_CMU_LFAPRESC0_RTC_DIV4096 << 4)
1059 #define CMU_LFAPRESC0_RTC_DIV8192 (_CMU_LFAPRESC0_RTC_DIV8192 << 4)
1060 #define CMU_LFAPRESC0_RTC_DIV16384 (_CMU_LFAPRESC0_RTC_DIV16384 << 4)
1061 #define CMU_LFAPRESC0_RTC_DIV32768 (_CMU_LFAPRESC0_RTC_DIV32768 << 4)
1062 #define _CMU_LFAPRESC0_LETIMER0_SHIFT 8
1063 #define _CMU_LFAPRESC0_LETIMER0_MASK 0xF00UL
1064 #define _CMU_LFAPRESC0_LETIMER0_DIV1 0x00000000UL
1065 #define _CMU_LFAPRESC0_LETIMER0_DIV2 0x00000001UL
1066 #define _CMU_LFAPRESC0_LETIMER0_DIV4 0x00000002UL
1067 #define _CMU_LFAPRESC0_LETIMER0_DIV8 0x00000003UL
1068 #define _CMU_LFAPRESC0_LETIMER0_DIV16 0x00000004UL
1069 #define _CMU_LFAPRESC0_LETIMER0_DIV32 0x00000005UL
1070 #define _CMU_LFAPRESC0_LETIMER0_DIV64 0x00000006UL
1071 #define _CMU_LFAPRESC0_LETIMER0_DIV128 0x00000007UL
1072 #define _CMU_LFAPRESC0_LETIMER0_DIV256 0x00000008UL
1073 #define _CMU_LFAPRESC0_LETIMER0_DIV512 0x00000009UL
1074 #define _CMU_LFAPRESC0_LETIMER0_DIV1024 0x0000000AUL
1075 #define _CMU_LFAPRESC0_LETIMER0_DIV2048 0x0000000BUL
1076 #define _CMU_LFAPRESC0_LETIMER0_DIV4096 0x0000000CUL
1077 #define _CMU_LFAPRESC0_LETIMER0_DIV8192 0x0000000DUL
1078 #define _CMU_LFAPRESC0_LETIMER0_DIV16384 0x0000000EUL
1079 #define _CMU_LFAPRESC0_LETIMER0_DIV32768 0x0000000FUL
1080 #define CMU_LFAPRESC0_LETIMER0_DIV1 (_CMU_LFAPRESC0_LETIMER0_DIV1 << 8)
1081 #define CMU_LFAPRESC0_LETIMER0_DIV2 (_CMU_LFAPRESC0_LETIMER0_DIV2 << 8)
1082 #define CMU_LFAPRESC0_LETIMER0_DIV4 (_CMU_LFAPRESC0_LETIMER0_DIV4 << 8)
1083 #define CMU_LFAPRESC0_LETIMER0_DIV8 (_CMU_LFAPRESC0_LETIMER0_DIV8 << 8)
1084 #define CMU_LFAPRESC0_LETIMER0_DIV16 (_CMU_LFAPRESC0_LETIMER0_DIV16 << 8)
1085 #define CMU_LFAPRESC0_LETIMER0_DIV32 (_CMU_LFAPRESC0_LETIMER0_DIV32 << 8)
1086 #define CMU_LFAPRESC0_LETIMER0_DIV64 (_CMU_LFAPRESC0_LETIMER0_DIV64 << 8)
1087 #define CMU_LFAPRESC0_LETIMER0_DIV128 (_CMU_LFAPRESC0_LETIMER0_DIV128 << 8)
1088 #define CMU_LFAPRESC0_LETIMER0_DIV256 (_CMU_LFAPRESC0_LETIMER0_DIV256 << 8)
1089 #define CMU_LFAPRESC0_LETIMER0_DIV512 (_CMU_LFAPRESC0_LETIMER0_DIV512 << 8)
1090 #define CMU_LFAPRESC0_LETIMER0_DIV1024 (_CMU_LFAPRESC0_LETIMER0_DIV1024 << 8)
1091 #define CMU_LFAPRESC0_LETIMER0_DIV2048 (_CMU_LFAPRESC0_LETIMER0_DIV2048 << 8)
1092 #define CMU_LFAPRESC0_LETIMER0_DIV4096 (_CMU_LFAPRESC0_LETIMER0_DIV4096 << 8)
1093 #define CMU_LFAPRESC0_LETIMER0_DIV8192 (_CMU_LFAPRESC0_LETIMER0_DIV8192 << 8)
1094 #define CMU_LFAPRESC0_LETIMER0_DIV16384 (_CMU_LFAPRESC0_LETIMER0_DIV16384 << 8)
1095 #define CMU_LFAPRESC0_LETIMER0_DIV32768 (_CMU_LFAPRESC0_LETIMER0_DIV32768 << 8)
1096 #define _CMU_LFAPRESC0_LCD_SHIFT 12
1097 #define _CMU_LFAPRESC0_LCD_MASK 0x3000UL
1098 #define _CMU_LFAPRESC0_LCD_DIV16 0x00000000UL
1099 #define _CMU_LFAPRESC0_LCD_DIV32 0x00000001UL
1100 #define _CMU_LFAPRESC0_LCD_DIV64 0x00000002UL
1101 #define _CMU_LFAPRESC0_LCD_DIV128 0x00000003UL
1102 #define CMU_LFAPRESC0_LCD_DIV16 (_CMU_LFAPRESC0_LCD_DIV16 << 12)
1103 #define CMU_LFAPRESC0_LCD_DIV32 (_CMU_LFAPRESC0_LCD_DIV32 << 12)
1104 #define CMU_LFAPRESC0_LCD_DIV64 (_CMU_LFAPRESC0_LCD_DIV64 << 12)
1105 #define CMU_LFAPRESC0_LCD_DIV128 (_CMU_LFAPRESC0_LCD_DIV128 << 12)
1107 /* Bit fields for CMU LFBPRESC0 */
1108 #define _CMU_LFBPRESC0_RESETVALUE 0x00000000UL
1109 #define _CMU_LFBPRESC0_MASK 0x00000033UL
1110 #define _CMU_LFBPRESC0_LEUART0_SHIFT 0
1111 #define _CMU_LFBPRESC0_LEUART0_MASK 0x3UL
1112 #define _CMU_LFBPRESC0_LEUART0_DIV1 0x00000000UL
1113 #define _CMU_LFBPRESC0_LEUART0_DIV2 0x00000001UL
1114 #define _CMU_LFBPRESC0_LEUART0_DIV4 0x00000002UL
1115 #define _CMU_LFBPRESC0_LEUART0_DIV8 0x00000003UL
1116 #define CMU_LFBPRESC0_LEUART0_DIV1 (_CMU_LFBPRESC0_LEUART0_DIV1 << 0)
1117 #define CMU_LFBPRESC0_LEUART0_DIV2 (_CMU_LFBPRESC0_LEUART0_DIV2 << 0)
1118 #define CMU_LFBPRESC0_LEUART0_DIV4 (_CMU_LFBPRESC0_LEUART0_DIV4 << 0)
1119 #define CMU_LFBPRESC0_LEUART0_DIV8 (_CMU_LFBPRESC0_LEUART0_DIV8 << 0)
1120 #define _CMU_LFBPRESC0_LEUART1_SHIFT 4
1121 #define _CMU_LFBPRESC0_LEUART1_MASK 0x30UL
1122 #define _CMU_LFBPRESC0_LEUART1_DIV1 0x00000000UL
1123 #define _CMU_LFBPRESC0_LEUART1_DIV2 0x00000001UL
1124 #define _CMU_LFBPRESC0_LEUART1_DIV4 0x00000002UL
1125 #define _CMU_LFBPRESC0_LEUART1_DIV8 0x00000003UL
1126 #define CMU_LFBPRESC0_LEUART1_DIV1 (_CMU_LFBPRESC0_LEUART1_DIV1 << 4)
1127 #define CMU_LFBPRESC0_LEUART1_DIV2 (_CMU_LFBPRESC0_LEUART1_DIV2 << 4)
1128 #define CMU_LFBPRESC0_LEUART1_DIV4 (_CMU_LFBPRESC0_LEUART1_DIV4 << 4)
1129 #define CMU_LFBPRESC0_LEUART1_DIV8 (_CMU_LFBPRESC0_LEUART1_DIV8 << 4)
1131 /* Bit fields for CMU PCNTCTRL */
1132 #define _CMU_PCNTCTRL_RESETVALUE 0x00000000UL
1133 #define _CMU_PCNTCTRL_MASK 0x0000003FUL
1134 #define CMU_PCNTCTRL_PCNT0CLKEN (0x1UL << 0)
1135 #define _CMU_PCNTCTRL_PCNT0CLKEN_SHIFT 0
1136 #define _CMU_PCNTCTRL_PCNT0CLKEN_MASK 0x1UL
1137 #define _CMU_PCNTCTRL_PCNT0CLKEN_DEFAULT 0x00000000UL
1138 #define CMU_PCNTCTRL_PCNT0CLKEN_DEFAULT (_CMU_PCNTCTRL_PCNT0CLKEN_DEFAULT << 0)
1139 #define CMU_PCNTCTRL_PCNT0CLKSEL (0x1UL << 1)
1140 #define _CMU_PCNTCTRL_PCNT0CLKSEL_SHIFT 1
1141 #define _CMU_PCNTCTRL_PCNT0CLKSEL_MASK 0x2UL
1142 #define _CMU_PCNTCTRL_PCNT0CLKSEL_DEFAULT 0x00000000UL
1143 #define _CMU_PCNTCTRL_PCNT0CLKSEL_LFACLK 0x00000000UL
1144 #define _CMU_PCNTCTRL_PCNT0CLKSEL_PCNT0S0 0x00000001UL
1145 #define CMU_PCNTCTRL_PCNT0CLKSEL_DEFAULT (_CMU_PCNTCTRL_PCNT0CLKSEL_DEFAULT << 1)
1146 #define CMU_PCNTCTRL_PCNT0CLKSEL_LFACLK (_CMU_PCNTCTRL_PCNT0CLKSEL_LFACLK << 1)
1147 #define CMU_PCNTCTRL_PCNT0CLKSEL_PCNT0S0 (_CMU_PCNTCTRL_PCNT0CLKSEL_PCNT0S0 << 1)
1148 #define CMU_PCNTCTRL_PCNT1CLKEN (0x1UL << 2)
1149 #define _CMU_PCNTCTRL_PCNT1CLKEN_SHIFT 2
1150 #define _CMU_PCNTCTRL_PCNT1CLKEN_MASK 0x4UL
1151 #define _CMU_PCNTCTRL_PCNT1CLKEN_DEFAULT 0x00000000UL
1152 #define CMU_PCNTCTRL_PCNT1CLKEN_DEFAULT (_CMU_PCNTCTRL_PCNT1CLKEN_DEFAULT << 2)
1153 #define CMU_PCNTCTRL_PCNT1CLKSEL (0x1UL << 3)
1154 #define _CMU_PCNTCTRL_PCNT1CLKSEL_SHIFT 3
1155 #define _CMU_PCNTCTRL_PCNT1CLKSEL_MASK 0x8UL
1156 #define _CMU_PCNTCTRL_PCNT1CLKSEL_DEFAULT 0x00000000UL
1157 #define _CMU_PCNTCTRL_PCNT1CLKSEL_LFACLK 0x00000000UL
1158 #define _CMU_PCNTCTRL_PCNT1CLKSEL_PCNT1S0 0x00000001UL
1159 #define CMU_PCNTCTRL_PCNT1CLKSEL_DEFAULT (_CMU_PCNTCTRL_PCNT1CLKSEL_DEFAULT << 3)
1160 #define CMU_PCNTCTRL_PCNT1CLKSEL_LFACLK (_CMU_PCNTCTRL_PCNT1CLKSEL_LFACLK << 3)
1161 #define CMU_PCNTCTRL_PCNT1CLKSEL_PCNT1S0 (_CMU_PCNTCTRL_PCNT1CLKSEL_PCNT1S0 << 3)
1162 #define CMU_PCNTCTRL_PCNT2CLKEN (0x1UL << 4)
1163 #define _CMU_PCNTCTRL_PCNT2CLKEN_SHIFT 4
1164 #define _CMU_PCNTCTRL_PCNT2CLKEN_MASK 0x10UL
1165 #define _CMU_PCNTCTRL_PCNT2CLKEN_DEFAULT 0x00000000UL
1166 #define CMU_PCNTCTRL_PCNT2CLKEN_DEFAULT (_CMU_PCNTCTRL_PCNT2CLKEN_DEFAULT << 4)
1167 #define CMU_PCNTCTRL_PCNT2CLKSEL (0x1UL << 5)
1168 #define _CMU_PCNTCTRL_PCNT2CLKSEL_SHIFT 5
1169 #define _CMU_PCNTCTRL_PCNT2CLKSEL_MASK 0x20UL
1170 #define _CMU_PCNTCTRL_PCNT2CLKSEL_DEFAULT 0x00000000UL
1171 #define _CMU_PCNTCTRL_PCNT2CLKSEL_LFACLK 0x00000000UL
1172 #define _CMU_PCNTCTRL_PCNT2CLKSEL_PCNT2S0 0x00000001UL
1173 #define CMU_PCNTCTRL_PCNT2CLKSEL_DEFAULT (_CMU_PCNTCTRL_PCNT2CLKSEL_DEFAULT << 5)
1174 #define CMU_PCNTCTRL_PCNT2CLKSEL_LFACLK (_CMU_PCNTCTRL_PCNT2CLKSEL_LFACLK << 5)
1175 #define CMU_PCNTCTRL_PCNT2CLKSEL_PCNT2S0 (_CMU_PCNTCTRL_PCNT2CLKSEL_PCNT2S0 << 5)
1177 /* Bit fields for CMU LCDCTRL */
1178 #define _CMU_LCDCTRL_RESETVALUE 0x00000020UL
1179 #define _CMU_LCDCTRL_MASK 0x0000007FUL
1180 #define _CMU_LCDCTRL_FDIV_SHIFT 0
1181 #define _CMU_LCDCTRL_FDIV_MASK 0x7UL
1182 #define _CMU_LCDCTRL_FDIV_DEFAULT 0x00000000UL
1183 #define CMU_LCDCTRL_FDIV_DEFAULT (_CMU_LCDCTRL_FDIV_DEFAULT << 0)
1184 #define CMU_LCDCTRL_VBOOSTEN (0x1UL << 3)
1185 #define _CMU_LCDCTRL_VBOOSTEN_SHIFT 3
1186 #define _CMU_LCDCTRL_VBOOSTEN_MASK 0x8UL
1187 #define _CMU_LCDCTRL_VBOOSTEN_DEFAULT 0x00000000UL
1188 #define CMU_LCDCTRL_VBOOSTEN_DEFAULT (_CMU_LCDCTRL_VBOOSTEN_DEFAULT << 3)
1189 #define _CMU_LCDCTRL_VBFDIV_SHIFT 4
1190 #define _CMU_LCDCTRL_VBFDIV_MASK 0x70UL
1191 #define _CMU_LCDCTRL_VBFDIV_DIV1 0x00000000UL
1192 #define _CMU_LCDCTRL_VBFDIV_DIV2 0x00000001UL
1193 #define _CMU_LCDCTRL_VBFDIV_DEFAULT 0x00000002UL
1194 #define _CMU_LCDCTRL_VBFDIV_DIV4 0x00000002UL
1195 #define _CMU_LCDCTRL_VBFDIV_DIV8 0x00000003UL
1196 #define _CMU_LCDCTRL_VBFDIV_DIV16 0x00000004UL
1197 #define _CMU_LCDCTRL_VBFDIV_DIV32 0x00000005UL
1198 #define _CMU_LCDCTRL_VBFDIV_DIV64 0x00000006UL
1199 #define _CMU_LCDCTRL_VBFDIV_DIV128 0x00000007UL
1200 #define CMU_LCDCTRL_VBFDIV_DIV1 (_CMU_LCDCTRL_VBFDIV_DIV1 << 4)
1201 #define CMU_LCDCTRL_VBFDIV_DIV2 (_CMU_LCDCTRL_VBFDIV_DIV2 << 4)
1202 #define CMU_LCDCTRL_VBFDIV_DEFAULT (_CMU_LCDCTRL_VBFDIV_DEFAULT << 4)
1203 #define CMU_LCDCTRL_VBFDIV_DIV4 (_CMU_LCDCTRL_VBFDIV_DIV4 << 4)
1204 #define CMU_LCDCTRL_VBFDIV_DIV8 (_CMU_LCDCTRL_VBFDIV_DIV8 << 4)
1205 #define CMU_LCDCTRL_VBFDIV_DIV16 (_CMU_LCDCTRL_VBFDIV_DIV16 << 4)
1206 #define CMU_LCDCTRL_VBFDIV_DIV32 (_CMU_LCDCTRL_VBFDIV_DIV32 << 4)
1207 #define CMU_LCDCTRL_VBFDIV_DIV64 (_CMU_LCDCTRL_VBFDIV_DIV64 << 4)
1208 #define CMU_LCDCTRL_VBFDIV_DIV128 (_CMU_LCDCTRL_VBFDIV_DIV128 << 4)
1210 /* Bit fields for CMU ROUTE */
1211 #define _CMU_ROUTE_RESETVALUE 0x00000000UL
1212 #define _CMU_ROUTE_MASK 0x0000001FUL
1213 #define CMU_ROUTE_CLKOUT0PEN (0x1UL << 0)
1214 #define _CMU_ROUTE_CLKOUT0PEN_SHIFT 0
1215 #define _CMU_ROUTE_CLKOUT0PEN_MASK 0x1UL
1216 #define _CMU_ROUTE_CLKOUT0PEN_DEFAULT 0x00000000UL
1217 #define CMU_ROUTE_CLKOUT0PEN_DEFAULT (_CMU_ROUTE_CLKOUT0PEN_DEFAULT << 0)
1218 #define CMU_ROUTE_CLKOUT1PEN (0x1UL << 1)
1219 #define _CMU_ROUTE_CLKOUT1PEN_SHIFT 1
1220 #define _CMU_ROUTE_CLKOUT1PEN_MASK 0x2UL
1221 #define _CMU_ROUTE_CLKOUT1PEN_DEFAULT 0x00000000UL
1222 #define CMU_ROUTE_CLKOUT1PEN_DEFAULT (_CMU_ROUTE_CLKOUT1PEN_DEFAULT << 1)
1223 #define _CMU_ROUTE_LOCATION_SHIFT 2
1224 #define _CMU_ROUTE_LOCATION_MASK 0x1CUL
1225 #define _CMU_ROUTE_LOCATION_LOC0 0x00000000UL
1226 #define _CMU_ROUTE_LOCATION_DEFAULT 0x00000000UL
1227 #define _CMU_ROUTE_LOCATION_LOC1 0x00000001UL
1228 #define _CMU_ROUTE_LOCATION_LOC2 0x00000002UL
1229 #define CMU_ROUTE_LOCATION_LOC0 (_CMU_ROUTE_LOCATION_LOC0 << 2)
1230 #define CMU_ROUTE_LOCATION_DEFAULT (_CMU_ROUTE_LOCATION_DEFAULT << 2)
1231 #define CMU_ROUTE_LOCATION_LOC1 (_CMU_ROUTE_LOCATION_LOC1 << 2)
1232 #define CMU_ROUTE_LOCATION_LOC2 (_CMU_ROUTE_LOCATION_LOC2 << 2)
1234 /* Bit fields for CMU LOCK */
1235 #define _CMU_LOCK_RESETVALUE 0x00000000UL
1236 #define _CMU_LOCK_MASK 0x0000FFFFUL
1237 #define _CMU_LOCK_LOCKKEY_SHIFT 0
1238 #define _CMU_LOCK_LOCKKEY_MASK 0xFFFFUL
1239 #define _CMU_LOCK_LOCKKEY_DEFAULT 0x00000000UL
1240 #define _CMU_LOCK_LOCKKEY_LOCK 0x00000000UL
1241 #define _CMU_LOCK_LOCKKEY_UNLOCKED 0x00000000UL
1242 #define _CMU_LOCK_LOCKKEY_LOCKED 0x00000001UL
1243 #define _CMU_LOCK_LOCKKEY_UNLOCK 0x0000580EUL
1244 #define CMU_LOCK_LOCKKEY_DEFAULT (_CMU_LOCK_LOCKKEY_DEFAULT << 0)
1245 #define CMU_LOCK_LOCKKEY_LOCK (_CMU_LOCK_LOCKKEY_LOCK << 0)
1246 #define CMU_LOCK_LOCKKEY_UNLOCKED (_CMU_LOCK_LOCKKEY_UNLOCKED << 0)
1247 #define CMU_LOCK_LOCKKEY_LOCKED (_CMU_LOCK_LOCKKEY_LOCKED << 0)
1248 #define CMU_LOCK_LOCKKEY_UNLOCK (_CMU_LOCK_LOCKKEY_UNLOCK << 0)
__IOM uint32_t CALCTRL
Definition: efm32gg_cmu.h:49
__IM uint32_t IF
Definition: efm32gg_cmu.h:55
__IOM uint32_t IEN
Definition: efm32gg_cmu.h:58
__IOM uint32_t LFACLKEN0
Definition: efm32gg_cmu.h:64
__IOM uint32_t PCNTCTRL
Definition: efm32gg_cmu.h:73
__IOM uint32_t LFAPRESC0
Definition: efm32gg_cmu.h:69
__IOM uint32_t IFC
Definition: efm32gg_cmu.h:57
__IOM uint32_t HFCORECLKDIV
Definition: efm32gg_cmu.h:44
__IOM uint32_t CTRL
Definition: efm32gg_cmu.h:43
__IOM uint32_t HFCORECLKEN0
Definition: efm32gg_cmu.h:59
__IOM uint32_t LFBPRESC0
Definition: efm32gg_cmu.h:71
__IOM uint32_t AUXHFRCOCTRL
Definition: efm32gg_cmu.h:48
__IOM uint32_t OSCENCMD
Definition: efm32gg_cmu.h:51
__IOM uint32_t FREEZE
Definition: efm32gg_cmu.h:63
__IM uint32_t STATUS
Definition: efm32gg_cmu.h:54
__IOM uint32_t ROUTE
Definition: efm32gg_cmu.h:75
__IOM uint32_t LFBCLKEN0
Definition: efm32gg_cmu.h:66
__IOM uint32_t HFPERCLKDIV
Definition: efm32gg_cmu.h:45
__IOM uint32_t CALCNT
Definition: efm32gg_cmu.h:50
__IOM uint32_t HFPERCLKEN0
Definition: efm32gg_cmu.h:60
__IOM uint32_t IFS
Definition: efm32gg_cmu.h:56
__IOM uint32_t HFRCOCTRL
Definition: efm32gg_cmu.h:46
__IOM uint32_t CMD
Definition: efm32gg_cmu.h:52
__IOM uint32_t LCDCTRL
Definition: efm32gg_cmu.h:74
__IM uint32_t SYNCBUSY
Definition: efm32gg_cmu.h:62
__IOM uint32_t LFCLKSEL
Definition: efm32gg_cmu.h:53
__IOM uint32_t LFRCOCTRL
Definition: efm32gg_cmu.h:47
__IOM uint32_t LOCK
Definition: efm32gg_cmu.h:76